# 3-Axis, $\pm 2$ g/ $\pm 4$ g/ $\pm 8$ g/ $\pm 16$ g Digital Accelerometer Data Sheet ADXL345 #### **FEATURES** Ultralow power: as low as 23 $\mu A$ in measurement mode and 0.1 $\mu A$ in standby mode at $V_S = 2.5$ V (typical) Power consumption scales automatically with bandwidth User-selectable resolution Fixed 10-bit resolution Full resolution, where resolution increases with g range, up to 13-bit resolution at $\pm 16 g$ (maintaining 4 mg/LSB scale factor in all g ranges) Embedded memory management system with FIFO technology minimizes host processor load Single tap/double tap detection **Activity/inactivity monitoring** Free-fall detection Supply voltage range: 2.0 V to 3.6 V I/O voltage range: 1.7 V to Vs SPI (3- and 4-wire) and I<sup>2</sup>C digital interfaces Flexible interrupt modes mappable to either interrupt pin Measurement ranges selectable via serial command Bandwidth selectable via serial command Wide temperature range (-40°C to +85°C) 10,000 g shock survival Pb free/RoHS compliant Small and thin: 3 mm × 5 mm × 1 mm LGA package #### **APPLICATIONS** Handsets Medical instrumentation Gaming and pointing devices Industrial instrumentation Personal navigation devices Hard disk drive (HDD) protection #### **GENERAL DESCRIPTION** The ADXL345 is a small, thin, ultralow power, 3-axis accelerometer with high resolution (13-bit) measurement at up to $\pm 16$ g. Digital output data is formatted as 16-bit twos complement and is accessible through either a SPI (3- or 4-wire) or I<sup>2</sup>C digital interface. The ADXL345 is well suited for mobile device applications. It measures the static acceleration of gravity in tilt-sensing applications, as well as dynamic acceleration resulting from motion or shock. Its high resolution (3.9 mg/LSB) enables measurement of inclination changes less than 1.0°. Several special sensing functions are provided. Activity and inactivity sensing detect the presence or lack of motion by comparing the acceleration on any axis with user-set thresholds. Tap sensing detects single and double taps in any direction. Freefall sensing detects if the device is falling. These functions can be mapped individually to either of two interrupt output pins. An integrated memory management system with a 32-level first in, first out (FIFO) buffer can be used to store data to minimize host processor activity and lower overall system power consumption. Low power modes enable intelligent motion-based power management with threshold sensing and active acceleration measurement at extremely low power dissipation. The ADXL345 is supplied in a small, thin, $3 \text{ mm} \times 5 \text{ mm} \times 1 \text{ mm}$ , 14-lead, plastic package. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # ADXL345\* PRODUCT PAGE QUICK LINKS Last Content Update: 06/09/2017 # COMPARABLE PARTS 🖳 View a parametric search of comparable parts. # **EVALUATION KITS** - · ADXL345 Datalogger / Development Board - · ADXL345Z Breakout Board - Real Time Eval System for Digital Output Sensor ## **DOCUMENTATION** #### **Application Notes** - AN-1025: Utilization of the First In, First Out (FIFO) Buffer in Analog Devices, Inc. Digital Accelerometers - AN-1057: Using an Accelerometer for Inclination Sensing - AN-1063: Oversampling Technique to Improve ADXL345 Output Resolution - AN-1077: ADXL345 Quick Start Guide - AN-688: Phase and Frequency Response of iMEMS® Accelerometers and Gyros #### **Data Sheet** - ADXL345-EP: Enhanced Product Data Sheet - ADXL345: 3-Axis, ±2 g/±4 g/±8 g/±16 g Digital Accelerometer Data Sheet #### **User Guides** - UG-015: iMEMS ADXL345 Inertial Sensor Evaluation System - UG-065: Evaluation Board User Guide for ADXL345 ### SOFTWARE AND SYSTEMS REQUIREMENTS • - ADXL345 No-OS Driver for Microchip Microcontroller Platforms - ADXL345 No-OS Driver for Renesas Microcontroller Platforms - ADXL345 Input 3-Axis Digital Accelerometer Linux Driver - ADXL345 Pmod Xilinx FPGA Reference Design # TOOLS AND SIMULATIONS $\Box$ • ADXL345/6 Accelerometer FIFO Over-sampling Calculator ### REFERENCE DESIGNS 🖳 • CN0133 ## REFERENCE MATERIALS $\Box$ #### Informational · Wireless Sensor Network (WSN) Demo System #### Press Analog Devices' 256-Channel, 16-Bit Digital X-Ray Analog Front End Delivers Industry's Best Combination of Noise, Power and Image Quality #### **White Papers** The Five Motion Senses: MEMS Inertial Sensing to Transform Applications ### DESIGN RESOURCES 🖵 - ADXL345 Material Declaration - PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints ### **DISCUSSIONS** View all ADXL345 EngineerZone Discussions. # SAMPLE AND BUY 🖵 Visit the product page to see pricing options. # TECHNICAL SUPPORT 🖵 Submit a technical question or find your regional support number. # DOCUMENT FEEDBACK - Submit feedback for this data sheet. # **TABLE OF CONTENTS** | reatures | |---------------------------------------------| | Applications | | General Description1 | | Functional Block Diagram | | Revision History | | Specifications | | Absolute Maximum Ratings | | Thermal Resistance 6 | | Package Information | | ESD Caution6 | | Pin Configuration and Function Descriptions | | Typical Performance Characteristics | | Theory of Operation | | Power Sequencing | | Power Savings14 | | Serial Communications | | SPI | | I <sup>2</sup> C | | Interrupts20 | | FIFO | | Self-Test | 22 | |-----------------------------------------|----| | Register Map | 23 | | Register Definitions | 24 | | Applications Information | 28 | | Power Supply Decoupling | 28 | | Mechanical Considerations for Mounting | 28 | | Tap Detection | 28 | | Threshold | 29 | | Link Mode | 29 | | Sleep Mode vs. Low Power Mode | 30 | | Offset Calibration | 30 | | Using Self-Test | 31 | | Data Formatting of Upper Data Rates | 32 | | Noise Performance | 33 | | Operation at Voltages Other Than 2.5 V | 33 | | Offset Performance at Lowest Data Rates | 34 | | Axes of Acceleration Sensitivity | 35 | | Layout and Design Recommendations | 36 | | Outline Dimensions | 37 | | Ordering Guide | 37 | ### **REVISION HISTORY** | 6/15—Rev. D to Rev. E | | |----------------------------------------------------------------|-----| | Changes to Features Section and General | | | Description Section | . 1 | | Change to Figure 36 | 15 | | Change to FIFO Section | 21 | | 2/13—Rev. C to Rev. D | | | Changes to Figure 13, Figure 14, and Figure 15 | .9 | | Change to Table 15 | 22 | | 5/11—Rev. B to Rev. C | | | Added Preventing Bus Traffic Errors Section | 15 | | Changes to Figure 37, Figure 38, Figure 39 | 16 | | Changes to Table 12 | 19 | | Changes to Using Self-Test Section | 31 | | Changes to Axes of Acceleration Sensitivity Section | 35 | | 11/10—Rev. A to Rev. B | | | Change to 0 g Offset vs. Temperature for Z-Axis Parameter, | | | Table 1 | .4 | | Changes to Figure 10 to Figure 15 | .9 | | Changes to Ordering Guide | 37 | | 4/10—Rev. 0 to Rev. A | | | Changes to Features Section and General | | | Description Section | . 1 | | Changes to Specifications Section | .3 | | Changes to Table 2 and Table 3 | .5 | | Added Package Information Section, Figure 2, and Table 4; | | | Renumbered Sequentially | .5 | | Changes to Pin 12 Description, Table 5 | .6 | | Added Typical Performance Characteristics Section | .7 | | Changes to Theory of Operation Section and Power Sequencin | ıg | | Section | 12 | | Changes to Powers Savings Section, Table 7, Table 8, Auto Slee | p | | Mode Section, and Standby Mode Section | 13 | | Changes to SPI Section | 14 | | Changes to Figure 36 to Figure 3815 | |---------------------------------------------------------------| | Changes to Table 9 and Table 10 | | Changes to I <sup>2</sup> C Section and Table 1117 | | Changes to Table 12 | | Changes to Interrupts Section, Activity Section, Inactivity | | Section, and FREE_FALL Section | | Added Table 13 | | Changes to FIFO Section20 | | Changes to Self-Test Section and Table 15 to Table 1821 | | Added Figures 42 and Table 1421 | | Changes to Table 1922 | | Changes to Register 0x1D—THRESH_TAP (Read/Write) | | Section, Register 0x1E, Register 0x1F, Register 0x20—OFSX, | | OFSY, OSXZ (Read/Write) Section, Register 0x21—DUR | | (Read/Write) Section, Register 0x22—Latent (Read/Write) | | Section, and Register 0x23—Window (Read/Write) Section23 $$ | | Changes to ACT_X Enable Bits and INACT_X Enable Bit | | Section, Register 0x28—THRESH_FF (Read/Write) Section, | | Register 0x29—TIME_FF (Read/Write) Section, Asleep Bit | | Section, and AUTO_SLEEP Bit Section24 | | Changes to Sleep Bit Section25 | | Changes to Power Supply Decoupling Section, Mechanical | | Considerations for Mounting Section, and Tap Detection | | Section | | Changes to Threshold Section28 | | Changes to Sleep Mode vs. Low Power Mode Section29 | | Added Offset Calibration Section29 | | Changes to Using Self-Test Section30 | | Added Data Formatting of Upper Data Rates Section, Figure 48, | | and Figure 49 | | Added Noise Performance Section, Figure 50 to Figure 52, and | | Operation at Voltages Other Than 2.5 V Section32 | | Added Offset Performance at Lowest Data Rates Section and | | Figure 53 to Figure 55 | #### 6/09—Revision 0: Initial Version # **SPECIFICATIONS** $T_A = 25^{\circ}\text{C}$ , $V_S = 2.5$ V, $V_{DD\,I/O} = 1.8$ V, acceleration = 0 g, $C_S = 10~\mu\text{F}$ tantalum, $C_{I/O} = 0.1~\mu\text{F}$ , output data rate (ODR) = 800 Hz, unless otherwise noted. All minimum and maximum specifications are guaranteed. Typical specifications are not guaranteed. Table 1. | Parameter | Test Conditions | Min | Typ <sup>1</sup> | Max | Unit | |------------------------------------------------|------------------------------------------------------------------------------------|-------|-------------------------------|-------|----------------| | SENSOR INPUT | Each axis | | | | | | Measurement Range | User selectable | | $\pm 2, \pm 4, \pm 8, \pm 16$ | | g | | Nonlinearity | Percentage of full scale | | ±0.5 | | % | | Inter-Axis Alignment Error | | | ±0.1 | | Degrees | | Cross-Axis Sensitivity <sup>2</sup> | | | ±1 | | % | | OUTPUT RESOLUTION | Each axis | | | | | | All g Ranges | 10-bit resolution | | 10 | | Bits | | ±2 g Range | Full resolution | | 10 | | Bits | | ±4 g Range | Full resolution | | 11 | | Bits | | ±8 g Range | Full resolution | | 12 | | Bits | | ±16 g Range | Full resolution | | 13 | | Bits | | SENSITIVITY | Each axis | | | | | | Sensitivity at Xout, Yout, Zout | All g-ranges, full resolution | 230 | 256 | 282 | LSB/g | | | $\pm 2 g$ , 10-bit resolution | 230 | 256 | 282 | LSB/g | | | $\pm 4 g$ , 10-bit resolution | 115 | 128 | 141 | LSB/g | | | ±8 g, 10-bit resolution | 57 | 64 | 71 | LSB/g | | | ±16 g, 10-bit resolution | 29 | 32 | 35 | LSB/g | | Sensitivity Deviation from Ideal | All g-ranges | | ±1.0 | | % | | Scale Factor at Xout, Yout, Zout | All g-ranges, full resolution | 3.5 | 3.9 | 4.3 | mg/LSB | | | $\pm 2 g$ , 10-bit resolution | 3.5 | 3.9 | 4.3 | mg/LSB | | | ±4 g, 10-bit resolution | 7.1 | 7.8 | 8.7 | mg/LSB | | | ±8 g, 10-bit resolution | 14.1 | 15.6 | 17.5 | mg/LSB | | | ±16 g, 10-bit resolution | 28.6 | 31.2 | 34.5 | mg/LSB | | Sensitivity Change Due to Temperature | | | ±0.01 | | %/°C | | 0 g OFFSET | Each axis | | | | | | 0 g Output for Хоит, Yоит | | -150 | 0 | +150 | m <i>g</i> | | $0 g$ Output for $Z_{OUT}$ | | -250 | 0 | +250 | m <i>g</i> | | 0 $g$ Output Deviation from Ideal, Хоит, Yоит | | | ±35 | | m <i>g</i> | | 0 $g$ Output Deviation from Ideal, $Z_{OUT}$ | | | ±40 | | m <i>g</i> | | 0 $g$ Offset vs. Temperature for X-, Y-Axes | | | ±0.4 | | m <i>g/</i> °C | | 0 $g$ Offset vs. Temperature for Z-Axis | | | ±1.2 | | m <i>g/</i> °C | | NOISE | | | | | | | X-, Y-Axes | ODR = 100 Hz for $\pm 2 g$ , 10-bit resolution or all $g$ -ranges, full resolution | | 0.75 | | LSB rms | | Z-Axis | ODR = 100 Hz for $\pm 2 g$ , 10-bit resolution or all $g$ -ranges, full resolution | | 1.1 | | LSB rms | | OUTPUT DATA RATE AND BANDWIDTH | User selectable | | | | | | Output Data Rate (ODR) <sup>3, 4, 5</sup> | | 0.1 | | 3200 | Hz | | SELF-TEST <sup>6</sup> | | | | | | | Output Change in X-Axis | | 0.20 | | 2.10 | g | | Output Change in Y-Axis | | -2.10 | | -0.20 | g | | Output Change in Z-Axis | | 0.30 | | 3.40 | g | | POWER SUPPLY | | 2.0 | 2.5 | 2.6 | ., | | Operating Voltage Range (V <sub>5</sub> ) | | 2.0 | 2.5 | 3.6 | V | | Interface Voltage Range (V <sub>DD I/O</sub> ) | 000 40011 | 1.7 | 1.8 | $V_S$ | V | | Supply Current | ODR ≥ 100 Hz | | 140 | | μΑ | | | ODR < 10 Hz | | 30 | | μΑ | | Standby Mode Leakage Current | | | 0.1 | | μΑ | | Turn-On and Wake-Up Time <sup>7</sup> | ODR = 3200 Hz | | 1.4 | | ms | Rev. E | Page 4 of 40 | Parameter | Test Conditions | Min Typ <sup>1</sup> | Max | Unit | |-----------------------------|-----------------|----------------------|-----|------------| | TEMPERATURE | | | | | | Operating Temperature Range | | -40 | +85 | °C | | WEIGHT | | | | | | Device Weight | | 30 | | m <i>g</i> | <sup>&</sup>lt;sup>1</sup> The typical specifications shown are for at least 68% of the population of parts and are based on the worst case of mean ±1 σ, except for 0 g output and sensitivity, which represents the target value. For 0 g offset and sensitivity, the deviation from the ideal describes the worst case of mean $\pm 1$ $\sigma$ . <sup>&</sup>lt;sup>2</sup> Cross-axis sensitivity is defined as coupling between any two axes. <sup>&</sup>lt;sup>3</sup> Bandwidth is the –3 dB frequency and is half the output data rate, bandwidth = ODR/2. <sup>4</sup> The output format for the 3200 Hz and 1600 Hz ODRs is different than the output format for the remaining ODRs. This difference is described in the Data Formatting of Upper Data Rates section. <sup>&</sup>lt;sup>5</sup> Output data rates below 6.25 Hz exhibit additional offset shift with increased temperature, depending on selected output data rate. Refer to the Offset Performance at Lowest Data Rates section for details. <sup>&</sup>lt;sup>6</sup> Self-test change is defined as the output (g) when the SELF\_TEST bit = 1 (in the DATA\_FORMAT register, Address 0x31) minus the output (g) when the SELF\_TEST bit = 0. Due to device filtering, the output reaches its final value after $4 \times \tau$ when enabling or disabling self-test, where $\tau = 1/(\text{data rate})$ . The part must be in normal power operation (LOW\_POWER bit = 0 in the BW\_RATE register, Address 0x2C) for self-test to operate correctly. <sup>&</sup>lt;sup>7</sup> Turn-on and wake-up times are determined by the user-defined bandwidth. At a 100 Hz data rate, the turn-on and wake-up times are each approximately 11.1 ms. For other data rates, the turn-on and wake-up times are each approximately $\tau + 1.1$ in milliseconds, where $\tau = 1/(\text{data rate})$ . ## **ABSOLUTE MAXIMUM RATINGS** Table 2. | Parameter | Rating | |---------------------------------------------------|---------------------------------------------------------------------------------------------| | Acceleration | | | Any Axis, Unpowered | 10,000 <i>g</i> | | Any Axis, Powered | 10,000 <i>g</i> | | $V_S$ | −0.3 V to +3.9 V | | V <sub>DD I/O</sub> | −0.3 V to +3.9 V | | Digital Pins | $-0.3 \text{ V to V}_{DD \text{ I/O}} + 0.3 \text{ V or } 3.9 \text{ V,}$ whichever is less | | All Other Pins | −0.3 V to +3.9 V | | Output Short-Circuit Duration (Any Pin to Ground) | Indefinite | | Temperature Range | | | Powered | −40°C to +105°C | | Storage | -40°C to +105°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL RESISTANCE **Table 3. Package Characteristics** | Package Type | θ <sub>JA</sub> | θις | Device Weight | | |-----------------|-----------------|--------|---------------|--| | 14-Terminal LGA | 150°C/W | 85°C/W | 30 mg | | #### **PACKAGE INFORMATION** The information in Figure 2 and Table 4 provide details about the package branding for the ADXL345. For a complete listing of product availability, see the Ordering Guide section. Figure 2. Product Information on Package (Top View) **Table 4. Package Branding Information** | Branding Key | Field Description | | | | |----------------------------------|---------------------------|--|--|--| | 345B Part identifier for ADXL345 | | | | | | # | RoHS-compliant designatio | | | | | yww | Date code | | | | | VVVV | Factory lot code | | | | | CNTY | Country of origin | | | | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration (Top View) **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|---------------------|----------------------------------------------------------------------------------------------------------| | 1 | V <sub>DD I/O</sub> | Digital Interface Supply Voltage. | | 2 | GND | This pin must be connected to ground. | | 3 | RESERVED | Reserved. This pin must be connected to $V_S$ or left open. | | 4 | GND | This pin must be connected to ground. | | 5 | GND | This pin must be connected to ground. | | 6 | Vs | Supply Voltage. | | 7 | CS | Chip Select. | | 8 | INT1 | Interrupt 1 Output. | | 9 | INT2 | Interrupt 2 Output. | | 10 | NC | Not Internally Connected. | | 11 | RESERVED | Reserved. This pin must be connected to ground or left open. | | 12 | SDO/ALT ADDRESS | Serial Data Output (SPI 4-Wire)/Alternate I <sup>2</sup> C Address Select (I <sup>2</sup> C). | | 13 | SDA/SDI/SDIO | Serial Data (I <sup>2</sup> C)/Serial Data Input (SPI 4-Wire)/Serial Data Input and Output (SPI 3-Wire). | | 14 | SCL/SCLK | Serial Communications Clock. SCL is the clock for I <sup>2</sup> C, and SCLK is the clock for SPI. | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. X-Axis Zero g Offset at $25^{\circ}$ C, $V_S = 2.5 \text{ V}$ Figure 5. Y-Axis Zero g Offset at $25^{\circ}$ C, $V_{S} = 2.5 \text{ V}$ Figure 6. Z-Axis Zero g Offset at $25^{\circ}$ C, $V_{S} = 2.5 \text{ V}$ Figure 7. X-Axis Zero g Offset at 25°C, $V_S = 3.3 \text{ V}$ Figure 8. Y-Axis Zero g Offset at 25°C, $V_S = 3.3 \text{ V}$ Figure 9. Z-Axis Zero g Offset at 25°C, $V_S = 3.3 \text{ V}$ Figure 10. X-Axis Zero g Offset Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 11. Y-Axis Zero g Offset Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 12. Z-Axis Zero g Offset Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 13. X-Axis Zero g Offset vs. Temperature— 45 Parts Soldered to PCB, $V_S = 2.5 \text{ V}$ Figure 14. Y-Axis Zero g Offset vs. Temperature— 45 Parts Soldered to PCB, $V_5 = 2.5 \text{ V}$ Figure 15. Z-Axis One g Offset vs. Temperature— 45 Parts Soldered to PCB, $V_S = 2.5 \text{ V}$ Figure 16. X-Axis Sensitivity at 25°C, $V_S = 2.5 V$ , Full Resolution Figure 17. Y-Axis Sensitivity at 25°C, $V_S = 2.5 V$ , Full Resolution Figure 18. Z-Axis Sensitivity at 25°C, $V_S = 2.5 V$ , Full Resolution Figure 19. X-Axis Sensitivity Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 20. Y-Axis Sensitivity Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 21. Z-Axis Sensitivity Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 22. X-Axis Sensitivity vs. Temperature— Eight Parts Soldered to PCB, $V_s = 2.5 V$ , Full Resolution Figure 23. Y-Axis Sensitivity vs. Temperature— Eight Parts Soldered to PCB, $V_5 = 2.5 V$ , Full Resolution Figure 24. Z-Axis Sensitivity vs. Temperature— Eight Parts Soldered to PCB, $V_s = 2.5 V$ , Full Resolution Figure 25. X-Axis Sensitivity vs. Temperature— Eight Parts Soldered to PCB, $V_S = 3.3 V$ , Full Resolution Figure 26. Y-Axis Sensitivity vs. Temperature— Eight Parts Soldered to PCB, $V_S = 3.3 V$ , Full Resolution Figure 27. Z-Axis Sensitivity vs. Temperature— Eight Parts Soldered to PCB, $V_S = 3.3 \text{ V}$ , Full Resolution Figure 28. X-Axis Self-Test Response at 25°C, $V_S = 2.5 \text{ V}$ Figure 29. Y-Axis Self-Test Response at 25°C, $V_S = 2.5 \text{ V}$ Figure 30. Z-Axis Self-Test Response at $25^{\circ}$ C, $V_{\text{S}} = 2.5 \text{ V}$ Figure 31. Current Consumption at 25°C, 100 Hz Output Data Rate, $V_S = 2.5 \text{ V}$ Figure 32. Current Consumption vs. Output Data Rate at 25°C—10 Parts, $V_S = 2.5~V$ Figure 33. Supply Current vs. Supply Voltage, V₅ at 25°C ### THEORY OF OPERATION The ADXL345 is a complete 3-axis acceleration measurement system with a selectable measurement range of $\pm 2$ g, $\pm 4$ g, $\pm 8$ g, or $\pm 16$ g. It measures both dynamic acceleration resulting from motion or shock and static acceleration, such as gravity, that allows the device to be used as a tilt sensor. The sensor is a polysilicon surface-micromachined structure built on top of a silicon wafer. Polysilicon springs suspend the structure over the surface of the wafer and provide a resistance against forces due to applied acceleration. Deflection of the structure is measured using differential capacitors that consist of independent fixed plates and plates attached to the moving mass. Acceleration deflects the proof mass and unbalances the differential capacitor, resulting in a sensor output whose amplitude is proportional to acceleration. Phase-sensitive demodulation is used to determine the magnitude and polarity of the acceleration. #### **POWER SEQUENCING** Power can be applied to $V_S$ or $V_{\rm DD\,I/O}$ in any sequence without damaging the ADXL345. All possible power-on modes are summarized in Table 6. The interface voltage level is set with the interface supply voltage, $V_{\rm DD\,I/O}$ , which must be present to ensure that the ADXL345 does not create a conflict on the communication bus. For single-supply operation, $V_{\rm DD\,I/O}$ can be the same as the main supply, $V_S$ . In a dual-supply application, however, $V_{\rm DD\,I/O}$ can differ from $V_S$ to accommodate the desired interface voltage, as long as $V_S$ is greater than or equal to $V_{\rm DD\,I/O}$ . After $V_s$ is applied, the device enters standby mode, where power consumption is minimized and the device waits for $V_{\rm DD\,I/O}$ to be applied and for the command to enter measurement mode to be received. (This command can be initiated by setting the measure bit (Bit D3) in the POWER\_CTL register (Address 0x2D).) In addition, while the device is in standby mode, any register can be written to or read from to configure the part. It is recommended to configure the device in standby mode and then to enable measurement mode. Clearing the measure bit returns the device to the standby mode. **Table 6. Power Sequencing** | Tuble of Tower bequeining | | | | | |---------------------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Condition | Vs | V <sub>DD I/O</sub> | Description | | | Power Off | Off | Off | The device is completely off, but there is a potential for a communication bus conflict. | | | Bus Disabled | On | Off | The device is on in standby mode, but communication is unavailable and creates a conflict on the communication bus. The duration of this state should be minimized during power-up to prevent a conflict. | | | Bus Enabled | Off | On | No functions are available, but the device does not create a conflict on the communication bus. | | | Standby or Measurement | On | On | At power-up, the device is in standby mode, awaiting a command to enter measurement mode, and all sensor functions are off. After the device is instructed to enter measurement mode, all sensor functions are available. | | #### **POWER SAVINGS** #### **Power Modes** The ADXL345 automatically modulates its power consumption in proportion to its output data rate, as outlined in Table 7. If additional power savings is desired, a lower power mode is available. In this mode, the internal sampling rate is reduced, allowing for power savings in the 12.5 Hz to 400 Hz data rate range at the expense of slightly greater noise. To enter low power mode, set the LOW\_POWER bit (Bit 4) in the BW\_RATE register (Address 0x2C). Table 8 shows the current consumption in low power mode for cases where there is an advantage to using low power mode. Use of low power mode for a data rate not shown in Table 8 does not provide any advantage over the same data rate in normal power mode. Therefore, it is recommended that only data rates shown in Table 8 be used in low power mode. The current consumption values shown in Table 7 and Table 8 are for a $V_{\rm S}$ of 2.5 V. Table 7. Typical Current Consumption vs. Data Rate $(T_A = 25^{\circ}C, V_S = 2.5 \text{ V}, V_{DD \text{ I/O}} = 1.8 \text{ V})$ | Output Data | | | | |-------------|----------------|-----------|----------------------| | Rate (Hz) | Bandwidth (Hz) | Rate Code | I <sub>DD</sub> (μA) | | 3200 | 1600 | 1111 | 140 | | 1600 | 800 | 1110 | 90 | | 800 | 400 | 1101 | 140 | | 400 | 200 | 1100 | 140 | | 200 | 100 | 1011 | 140 | | 100 | 50 | 1010 | 140 | | 50 | 25 | 1001 | 90 | | 25 | 12.5 | 1000 | 60 | | 12.5 | 6.25 | 0111 | 50 | | 6.25 | 3.13 | 0110 | 45 | | 3.13 | 1.56 | 0101 | 40 | | 1.56 | 0.78 | 0100 | 34 | | 0.78 | 0.39 | 0011 | 23 | | 0.39 | 0.20 | 0010 | 23 | | 0.20 | 0.10 | 0001 | 23 | | 0.10 | 0.05 | 0000 | 23 | Table 8. Typical Current Consumption vs. Data Rate, Low Power Mode ( $T_A = 25^{\circ}C$ , $V_S = 2.5 V$ , $V_{DDI/O} = 1.8 V$ ) | Output Data<br>Rate (Hz) | Bandwidth (Hz) | Rate Code | I <sub>DD</sub> (μA) | |--------------------------|----------------|-----------|----------------------| | 400 | 200 | 1100 | 90 | | 200 | 100 | 1011 | 60 | | 100 | 50 | 1010 | 50 | | 50 | 25 | 1001 | 45 | | 25 | 12.5 | 1000 | 40 | | 12.5 | 6.25 | 0111 | 34 | #### **Auto Sleep Mode** Additional power can be saved if the ADXL345 automatically switches to sleep mode during periods of inactivity. To enable this feature, set the THRESH\_INACT register (Address 0x25) and the TIME\_INACT register (Address 0x26) each to a value that signifies inactivity (the appropriate value depends on the application), and then set the AUTO\_SLEEP bit (Bit D4) and the link bit (Bit D5) in the POWER\_CTL register (Address 0x2D). Current consumption at the sub-12.5 Hz data rates that are used in this mode is typically 23 $\mu A$ for a $V_S$ of 2.5 V. #### **Standby Mode** For even lower power operation, standby mode can be used. In standby mode, current consumption is reduced to 0.1 $\mu$ A (typical). In this mode, no measurements are made. Enter standby mode by clearing the measure bit (Bit D3) in the POWER\_CTL register (Address 0x2D). Placing the device into standby mode preserves the contents of FIFO. ### SERIAL COMMUNICATIONS I²C and SPI digital communications are available. In both cases, the ADXL345 operates as a slave. I²C mode is enabled if the $\overline{CS}$ pin is tied high to $V_{DD\,I/O}$ . The $\overline{CS}$ pin should always be tied high to $V_{DD\,I/O}$ or be driven by an external controller because there is no default mode if the $\overline{CS}$ pin is left unconnected. Therefore, not taking these precautions may result in an inability to communicate with the part. In SPI mode, the $\overline{CS}$ pin is controlled by the bus master. In both SPI and I²C modes of operation, data transmitted from the ADXL345 to the master device should be ignored during writes to the ADXL345. #### SPI For SPI, either 3- or 4-wire configuration is possible, as shown in the connection diagrams in Figure 34 and Figure 35. Clearing the SPI bit (Bit D6) in the DATA\_FORMAT register (Address 0x31) selects 4-wire mode, whereas setting the SPI bit selects 3-wire mode. The maximum SPI clock speed is 5 MHz with 100 pF maximum loading, and the timing scheme follows clock polarity (CPOL) = 1 and clock phase (CPHA) = 1. If power is applied to the ADXL345 before the clock polarity and phase of the host processor are configured, the $\overline{\text{CS}}$ pin should be brought high before changing the clock polarity and phase. When using 3-wire SPI, it is recommended that the SDO pin be either pulled up to $V_{\text{DD I/O}}$ or pulled down to GND via a 10 k $\Omega$ resistor. Figure 34. 3-Wire SPI Connection Diagram Figure 35. 4-Wire SPI Connection Diagram CS is the serial port enable line and is controlled by the SPI master. This line must go low at the start of a transmission and high at the end of a transmission, as shown in Figure 37. SCLK is the serial port clock and is supplied by the SPI master. SCLK should idle high during a period of no transmission. SDI and SDO are the serial data input and output, respectively. Data is updated on the falling edge of SCLK and should be sampled on the rising edge of SCLK. To read or write multiple bytes in a single transmission, the multiple-byte bit, located after the $R/\overline{W}$ bit in the first byte transfer (MB in Figure 37 to Figure 39), must be set. After the register addressing and the first byte of data, each subsequent set of clock pulses (eight clock pulses) causes the ADXL345 to point to the next register for a read or write. This shifting continues until the clock pulses cease and $\overline{CS}$ is deasserted. To perform reads or writes on different, nonsequential registers, $\overline{CS}$ must be deasserted between transmissions and the new register must be addressed separately. The timing diagram for 3-wire SPI reads or writes is shown in Figure 39. The 4-wire equivalents for SPI writes and reads are shown in Figure 37 and Figure 38, respectively. For correct operation of the part, the logic thresholds and timing parameters in Table 9 and Table 10 must be met at all times. Use of the 3200 Hz and 1600 Hz output data rates is only recommended with SPI communication rates greater than or equal to 2 MHz. The 800 Hz output data rate is recommended only for communication speeds greater than or equal to 400 kHz, and the remaining data rates scale proportionally. For example, the minimum recommended communication speed for a 200 Hz output data rate is 100 kHz. Operation at an output data rate above the recommended maximum may result in undesirable effects on the acceleration data, including missing samples or additional noise. #### **Preventing Bus Traffic Errors** The ADXL346 $\overline{\text{CS}}$ pin is used both for initiating SPI transactions, and for enabling I²C mode. When the ADXL346 is used on a SPI bus with multiple devices, its $\overline{\text{CS}}$ pin is held high while the master communicates with the other devices. There may be conditions where a SPI command transmitted to another device looks like a valid I²C command. In this case, the ADXL346 would interpret this as an attempt to communicate in I²C mode, and could interfere with other bus traffic. Unless bus traffic can be adequately controlled to assure such a condition never occurs, it is recommended to add a logic gate in front of the SDI pin as shown in Figure 36. This OR gate will hold the SDA line high when $\overline{\text{CS}}$ is high to prevent SPI bus traffic at the ADXL346 from appearing as an I²C start command. Figure 36. Recommended SPI Connection Diagram when Using Multiple SPI Devices on a Single Bus Figure 37. SPI 4-Wire Write Figure 38. SPI 4-Wire Read NOTES Figure 39. SPI 3-Wire Read/Write <sup>1.</sup> $t_{\text{SDO}}$ is only present during reads. Table 9. SPI Digital Input/Output | | | | Limit <sup>1</sup> | | |----------------------------------------------|--------------------------------------------------|------------------------|-------------------------|------| | Parameter | Test Conditions | Min | Max | Unit | | Digital Input | | | | | | Low Level Input Voltage (V <sub>I</sub> L) | | | $0.3 \times V_{DD I/O}$ | V | | High Level Input Voltage (V <sub>IH</sub> ) | | $0.7 \times V_{DDI/O}$ | | V | | Low Level Input Current (IIL) | $V_{IN} = V_{DD\ I/O}$ | | 0.1 | μΑ | | High Level Input Current (I <sub>H</sub> ) | $V_{IN} = 0 V$ | -0.1 | | μΑ | | Digital Output | | | | | | Low Level Output Voltage (Vol) | I <sub>OL</sub> = 10 mA | | $0.2 \times V_{DD I/O}$ | V | | High Level Output Voltage (V <sub>OH</sub> ) | $I_{OH} = -4 \text{ mA}$ | $0.8 \times V_{DDI/O}$ | | V | | Low Level Output Current (IoL) | $V_{OL} = V_{OL, max}$ | 10 | | mA | | High Level Output Current (I <sub>OH</sub> ) | $V_{OH} = V_{OH, min}$ | | -4 | mA | | Pin Capacitance | $f_{IN} = 1 \text{ MHz}, V_{IN} = 2.5 \text{ V}$ | | 8 | pF | <sup>&</sup>lt;sup>1</sup> Limits based on characterization results, not production tested. Table 10. SPI Timing $(T_A = 25^{\circ}C, V_S = 2.5 \text{ V}, V_{DD \text{ I/O}} = 1.8 \text{ V})^1$ | | Limit | 2, 3 | | | |-----------------------------|-----------------------|------|------|-------------------------------------------------------------------------------| | <b>Parameter</b> | Min | Max | Unit | Description | | f <sub>SCLK</sub> | | 5 | MHz | SPI clock frequency | | t <sub>SCLK</sub> | 200 | | ns | 1/(SPI clock frequency) mark-space ratio for the SCLK input is 40/60 to 60/40 | | t <sub>DELAY</sub> | 5 | | ns | CS falling edge to SCLK falling edge | | t <sub>QUIET</sub> | 5 | | ns | SCLK rising edge to CS rising edge | | t <sub>DIS</sub> | | 10 | ns | CS rising edge to SDO disabled | | t <sub>CS,DIS</sub> | 150 | | ns | CS deassertion between SPI communications | | $t_{\text{S}}$ | $0.3 \times t_{SCLK}$ | | ns | SCLK low pulse width (space) | | $t_M$ | $0.3 \times t_{SCLK}$ | | ns | SCLK high pulse width (mark) | | <b>t</b> SETUP | 5 | | ns | SDI valid before SCLK rising edge | | t <sub>HOLD</sub> | 5 | | ns | SDI valid after SCLK rising edge | | t <sub>SDO</sub> | | 40 | ns | SCLK falling edge to SDO/SDIO output transition | | $t_R^4$ | | 20 | ns | SDO/SDIO output high to output low transition | | t <sub>F</sub> <sup>4</sup> | | 20 | ns | SDO/SDIO output low to output high transition | $<sup>^{1}</sup>$ The $\overline{\text{CS}}$ , SCLK, SDI, and SDO pins are not internally pulled up or down; they must be driven for proper operation. <sup>&</sup>lt;sup>2</sup> Limits based on characterization results, characterized with f<sub>SCLK</sub> = 5 MHz and bus load capacitance of 100 pF; not production tested. <sup>3</sup> The timing values are measured corresponding to the input thresholds (V<sub>IL</sub> and V<sub>IH</sub>) given in Table 9. <sup>4</sup> Output rise and fall times measured with capacitive load of 150 pF. #### I<sup>2</sup>C With $\overline{\text{CS}}$ tied high to $V_{\text{DD I/O}}$ , the ADXL345 is in I<sup>2</sup>C mode, requiring a simple 2-wire connection, as shown in Figure 40. The ADXL345 conforms to the UM10204 I<sup>2</sup>C-Bus Specification and User Manual, Rev. 03—19 June 2007, available from NXP Semiconductors. It supports standard (100 kHz) and fast (400 kHz) data transfer modes if the bus parameters given in Table 11 and Table 12 are met. Single- or multiple-byte reads/writes are supported, as shown in Figure 41. With the ALT ADDRESS pin high, the 7-bit I<sup>2</sup>C address for the device is 0x1D, followed by the R/W bit. This translates to 0x3A for a write and 0x3B for a read. An alternate I<sup>2</sup>C address of 0x53 (followed by the R/ $\overline{W}$ bit) can be chosen by grounding the ALT ADDRESS pin (Pin 12). This translates to 0xA6 for a write and 0xA7 for a read. There are no internal pull-up or pull-down resistors for any unused pins; therefore, there is no known state or default state for the CS or ALT ADDRESS pin if left floating or unconnected. It is required that the $\overline{CS}$ pin be connected to $V_{DD I/O}$ and that the ALT ADDRESS pin be connected to either V<sub>DD I/O</sub> or GND when using I2C. Due to communication speed limitations, the maximum output data rate when using 400 kHz I<sup>2</sup>C is 800 Hz and scales linearly with a change in the I<sup>2</sup>C communication speed. For example, using I<sup>2</sup>C at 100 kHz would limit the maximum ODR to 200 Hz. Operation at an output data rate above the recommended maxi-mum may result in undesirable effect on the acceleration data, including missing samples or additional noise. Figure 40. I<sup>2</sup>C Connection Diagram (Address 0x53) If other devices are connected to the same I<sup>2</sup>C bus, the nominal operating voltage level of these other devices cannot exceed $V_{\text{DD\,I/O}}$ by more than 0.3 V. External pull-up resistors, R<sub>P</sub>, are necessary for proper I<sup>2</sup>C operation. Refer to the UM10204 I<sup>2</sup>C-Bus Specification and User Manual, Rev. 03-19 June 2007, when selecting pull-up resistor values to ensure proper operation. Table 11. I<sup>2</sup>C Digital Input/Output | | | | Limit <sup>1</sup> | | |---------------------------------------------|--------------------------------------------------|-------------------------|-------------------------|------| | Parameter | <b>Test Conditions</b> | Min | Max | Unit | | Digital Input | | | | | | Low Level Input Voltage (V <sub>I</sub> L) | | | $0.3 \times V_{DDI/O}$ | V | | High Level Input Voltage (V <sub>IH</sub> ) | | $0.7 \times V_{DD I/O}$ | | V | | Low Level Input Current (I <sub>I</sub> ) | $V_{IN} = V_{DD I/O}$ | | 0.1 | μΑ | | High Level Input Current (I <sub>H</sub> ) | $V_{IN} = 0 V$ | -0.1 | | μΑ | | Digital Output | | | | | | Low Level Output Voltage (Vol.) | $V_{DD I/O} < 2 V$ , $I_{OL} = 3 \text{ mA}$ | | $0.2 \times V_{DD I/O}$ | V | | | $V_{DD I/O} \ge 2 V$ , $I_{OL} = 3 \text{ mA}$ | | 400 | mV | | Low Level Output Current (IoL) | $V_{OL} = V_{OL, max}$ | 3 | | mA | | Pin Capacitance | $f_{IN} = 1 \text{ MHz}, V_{IN} = 2.5 \text{ V}$ | | 8 | рF | <sup>&</sup>lt;sup>1</sup> Limits based on characterization results; not production tested. | SINGLE-B | YTE WRITE | | | | | | | | | | | | | | | | | |----------|--------------------|-----------------------|-----|------------------|-----|--------------------|---------------|--------|------|---|------|-----|------|----------|------|--------|------| | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | | DATA | | STOP | | | | | | | | | | SLAVE | | | ACK | | ACK | | | ACK | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MULTIPLE | -BYTE WR | ITE | | | | | | | | | | | | | | | | | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | | DATA | | | | DATA | | STOP | | | | | | SLAVE | | | ACK | | ACK | | | ACK | | | | ACK | | | | | | | | | | | | | | | | | | | | | | | | _ | | SINGLE-B | YTE READ | | | | | | | | | | | | | | | | | | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | START <sup>1</sup> | SLAVE ADDRESS | + READ | | | | | NAC | K STOP | | | | | SLAVE | | | ACK | | ACK | | | | ACK | Ш | DATA | | | | | | | | | | | | | | | | | | | | | | | | | | | MULTIPLE | MULTIPLE-BYTE READ | | | | | | | | | | | | | | | | | | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | START <sup>1</sup> | SLAVE ADDRESS | + READ | | | | | ACI | <b>(</b> | | NACK S | STOP | | SLAVE | | | ACK | | ACK | | | | ACK | Ш | DATA | | | | DATA | | | 1. THIS START IS EITHER A RESTART OR A STOP FOLLOWED BY A START. 2. THE SHADED AREAS REPRESENT WHEN THE DEVICE IS LISTENING. Figure 41. I<sup>2</sup>C Device Addressing **Table 12.** $I^2C$ **Timing** ( $T_A = 25^{\circ}C$ , $V_S = 2.5 \text{ V}$ , $V_{DD I/O} = 1.8 \text{ V}$ ) | | | Limit <sup>1, 2</sup> | | | |-----------------------|-----|-----------------------|------|-------------------------------------------------------------------------------------------| | Parameter | Min | Max | Unit | Description | | f <sub>SCL</sub> | | 400 | kHz | SCL clock frequency | | $t_1$ | 2.5 | | μs | SCL cycle time | | $t_2$ | 0.6 | | μs | t <sub>HIGH</sub> , SCL high time | | $t_3$ | 1.3 | | μs | t <sub>LOW</sub> , SCL low time | | t <sub>4</sub> | 0.6 | | μs | t <sub>HD, STA</sub> , start/repeated start condition hold time | | <b>t</b> <sub>5</sub> | 100 | | ns | t <sub>SU, DAT</sub> , data setup time | | $t_6^{3,4,5,6}$ | 0 | 0.9 | μs | t <sub>HD, DAT</sub> , data hold time | | t <sub>7</sub> | 0.6 | | μs | t <sub>SU, STA</sub> , setup time for repeated start | | t <sub>8</sub> | 0.6 | | μs | t <sub>SU, STO</sub> , stop condition setup time | | t <sub>9</sub> | 1.3 | | μs | $t_{\text{BUF}}$ , bus-free time between a stop condition and a start condition | | t <sub>10</sub> | | 300 | ns | $t_{\mbox{\scriptsize R}}$ , rise time of both SCL and SDA when receiving | | | 0 | | ns | $t_{\mbox{\scriptsize R}}$ , rise time of both SCL and SDA when receiving or transmitting | | t <sub>11</sub> | | 300 | ns | t <sub>F</sub> , fall time of SDA when receiving | | | | 250 | ns | $t_{\mbox{\scriptsize F}}$ , fall time of both SCL and SDA when transmitting | | C <sub>b</sub> | | 400 | pF | Capacitive load for each bus line | <sup>&</sup>lt;sup>1</sup> Limits based on characterization results, with f<sub>SCL</sub> = 400 kHz and a 3 mA sink current; not production tested. <sup>&</sup>lt;sup>6</sup> The maximum value for $t_6$ is a function of the clock low time ( $t_3$ ), the clock rise time ( $t_{10}$ ), and the minimum data setup time ( $t_{5(min)}$ ). This value is calculated as $t_{6(max)} = t_3 - t_{10} - t_{5(min)}$ . Figure 42. I<sup>2</sup>C Timing Diagram $<sup>^2</sup>$ All values referred to the $V_{\text{IH}}$ and the $V_{\text{IL}}$ levels given in Table 11. <sup>&</sup>lt;sup>3</sup> t<sub>6</sub> is the data hold time that is measured from the falling edge of SCL. It applies to data in transmission and acknowledge. <sup>&</sup>lt;sup>4</sup> A transmitting device must internally provide an output hold time of at least 300 ns for the SDA signal (with respect to V<sub>IH(min)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. <sup>&</sup>lt;sup>5</sup> The maximum t<sub>6</sub> value must be met only if the device does not stretch the low period (t<sub>3</sub>) of the SCL signal. #### **INTERRUPTS** The ADXL345 provides two output pins for driving interrupts: INT1 and INT2. Both interrupt pins are push-pull, low impedance pins with output specifications shown in Table 13. The default configuration of the interrupt pins is active high. This can be changed to active low by setting the INT\_INVERT bit in the DATA\_FORMAT (Address 0x31) register. All functions can be used simultaneously, with the only limiting feature being that some functions may need to share interrupt pins. Interrupts are enabled by setting the appropriate bit in the INT\_ENABLE register (Address 0x2E) and are mapped to either the INT1 pin or the INT2 pin based on the contents of the INT\_MAP register (Address 0x2F). When initially configuring the interrupt pins, it is recommended that the functions and interrupt mapping be done before enabling the interrupts. When changing the configuration of an interrupt, it is recommended that the interrupt be disabled first, by clearing the bit corresponding to that function in the INT\_ENABLE register, and then the function be reconfigured before enabling the interrupt again. Configuration of the functions while the interrupts are disabled helps to prevent the accidental generation of an interrupt before desired. The interrupt functions are latched and cleared by either reading the data registers (Address 0x32 to Address 0x37) until the interrupt condition is no longer valid for the data-related interrupts or by reading the INT\_SOURCE register (Address 0x30) for the remaining interrupts. This section describes the interrupts that can be set in the INT\_ENABLE register and monitored in the INT\_SOURCE register. #### DATA\_READY The DATA\_READY bit is set when new data is available and is cleared when no new data is available. #### SINGLE TAP The SINGLE\_TAP bit is set when a single acceleration event that is greater than the value in the THRESH\_TAP register (Address 0x1D) occurs for less time than is specified in the DUR register (Address 0x21). #### Table 13. Interrupt Pin Digital Output #### **DOUBLE TAP** The DOUBLE\_TAP bit is set when two acceleration events that are greater than the value in the THRESH\_TAP register (Address 0x1D) occur for less time than is specified in the DUR register (Address 0x21), with the second tap starting after the time specified by the latent register (Address 0x22) but within the time specified in the window register (Address 0x23). See the Tap Detection section for more details. #### Activity The activity bit is set when acceleration greater than the value stored in the THRESH\_ACT register (Address 0x24) is experienced on any participating axis, set by the ACT\_INACT\_CTL register (Address 0x27). #### Inactivity The inactivity bit is set when acceleration of less than the value stored in the THRESH\_INACT register (Address 0x25) is experienced for more time than is specified in the TIME\_INACT register (Address 0x26) on all participating axes, as set by the ACT\_INACT\_CTL register (Address 0x27). The maximum value for TIME\_INACT is 255 sec. #### FREE FALL The FREE\_FALL bit is set when acceleration of less than the value stored in the THRESH\_FF register (Address 0x28) is experienced for more time than is specified in the TIME\_FF register (Address 0x29) on all axes (logical AND). The FREE\_FALL interrupt differs from the inactivity interrupt as follows: all axes always participate and are logically ANDed, the timer period is much smaller (1.28 sec maximum), and the mode of operation is always dc-coupled. #### Watermark The watermark bit is set when the number of samples in FIFO equals the value stored in the samples bits (Register FIFO\_CTL, Address 0x38). The watermark bit is cleared automatically when FIFO is read, and the content returns to a value below the value stored in the samples bits. | | | | Limit <sup>1</sup> | | |----------------------------------------------|------------------------------------------------------------|-------------------------|-------------------------|------| | Parameter | <b>Test Conditions</b> | Min | Max | Unit | | Digital Output | | | | | | Low Level Output Voltage (Vol) | $I_{OL} = 300 \mu A$<br>$I_{OH} = -150 \mu A$ | | $0.2 \times V_{DD I/O}$ | V | | High Level Output Voltage (V <sub>OH</sub> ) | $I_{OH} = -150 \mu A$ | $0.8 \times V_{DD I/O}$ | | V | | Low Level Output Current (IoL) | $V_{OL} = V_{OL, max}$ | 300 | | μΑ | | High Level Output Current (I <sub>OH</sub> ) | $V_{OH} = V_{OH, min}$ | | -150 | μΑ | | Pin Capacitance | $f_{IN} = 1 \text{ MHz}, V_{IN} = 2.5 \text{ V}$ | | 8 | pF | | Rise/Fall Time | | | | | | Rise Time $(t_R)^2$ | $C_{LOAD} = 150 \text{ pF}$<br>$C_{LOAD} = 150 \text{ pF}$ | | 210 | ns | | Fall Time (t <sub>F</sub> ) <sup>3</sup> | C <sub>LOAD</sub> = 150 pF | | 150 | ns | <sup>&</sup>lt;sup>1</sup> Limits based on characterization results, not production tested. <sup>&</sup>lt;sup>2</sup> Rise time is measured as the transition time from $V_{OL,max}$ to $V_{OH,min}$ of the interrupt pin. $<sup>^3</sup>$ Fall time is measured as the transition time from $V_{\text{OH,}\,\text{min}}$ to $V_{\text{OL,}\,\text{max}}$ of the interrupt pin. #### Overrun The overrun bit is set when new data replaces unread data. The precise operation of the overrun function depends on the FIFO mode. In bypass mode, the overrun bit is set when new data replaces unread data in the DATAX, DATAY, and DATAZ registers (Address 0x32 to Address 0x37). In all other modes, the overrun bit is set when FIFO is filled. The overrun bit is automatically cleared when the contents of FIFO are read. #### **FIFO** The ADXL345 contains technology for an embedded memory management system with 32-level FIFO that can be used to minimize host processor burden. This buffer has four modes: bypass, FIFO, stream, and trigger (see FIFO Modes). Each mode is selected by the settings of the FIFO\_MODE bits (Bits[D7:D6]) in the FIFO\_CTL register (Address 0x38). #### **Bypass Mode** In bypass mode, FIFO is not operational and, therefore, remains empty. #### FIFO Mode In FIFO mode, data from measurements of the x-, y-, and z-axes are stored in FIFO. When the number of samples in FIFO equals the level specified in the samples bits of the FIFO\_CTL register (Address 0x38), the watermark interrupt is set. FIFO continues accumulating samples until it is full (32 samples from measurements of the x-, y-, and z-axes) and then stops collecting data. After FIFO stops collecting data, the device continues to operate; therefore, features such as tap detection can be used after FIFO is full. The watermark interrupt continues to occur until the number of samples in FIFO is less than the value stored in the samples bits of the FIFO\_CTL register. #### Stream Mode In stream mode, data from measurements of the x-, y-, and z-axes are stored in FIFO. When the number of samples in FIFO equals the level specified in the samples bits of the FIFO\_CTL register (Address 0x38), the watermark interrupt is set. FIFO continues accumulating samples and holds the latest 32 samples from measurements of the x-, y-, and z-axes, discarding older data as new data arrives. The watermark interrupt continues occurring until the number of samples in FIFO is less than the value stored in the samples bits of the FIFO\_CTL register. #### Trigger Mode In trigger mode, FIFO accumulates samples, holding the latest 32 samples from measurements of the x-, y-, and z-axes. After a trigger event occurs and an interrupt is sent to the INT1 or INT2 pin (determined by the trigger bit in the FIFO\_CTL register), FIFO keeps the last n samples (where n is the value specified by the samples bits in the FIFO\_CTL register) and then operates in FIFO mode, collecting new samples only when FIFO is not full. A delay of at least 5 $\mu s$ should be present between the trigger event occurring and the start of reading data from the FIFO to allow the FIFO to discard and retain the necessary samples. Additional trigger events cannot be recognized until the trigger mode is reset. To reset the trigger mode, set the device to bypass mode and then set the device back to trigger mode. Note that the FIFO data should be read first because placing the device into bypass mode clears FIFO. #### Retrieving Data from FIFO The FIFO data is read through the DATAX, DATAY, and DATAZ registers (Address 0x32 to Address 0x37). When the FIFO is in FIFO, stream, or trigger mode, reads to the DATAX, DATAY, and DATAZ registers read data stored in the FIFO. Each time data is read from the FIFO, the oldest x-, y-, and z-axes data are placed into the DATAX, DATAY and DATAZ registers. If a single-byte read operation is performed, the remaining bytes of data for the current FIFO sample are lost. Therefore, all axes of interest should be read in a burst (or multiple-byte) read operation. To ensure that the FIFO has completely popped (that is, that new data has completely moved into the DATAX, DATAY, and DATAZ registers), there must be at least 5 $\mu$ s between the end of reading the data registers and the start of a new read of the FIFO or a read of the FIFO\_STATUS register (Address 0x39). The end of reading a data register is signified by the transition from Register 0x37 to Register 0x38 or by the $\overline{\text{CS}}$ pin going high. For SPI operation at 1.6 MHz or less, the register addressing portion of the transmission is a sufficient delay to ensure that the FIFO has completely popped. For SPI operation greater than 1.6 MHz, it is necessary to deassert the $\overline{\text{CS}}$ pin to ensure a total delay of 5 µs; otherwise, the delay is not sufficient. The total delay necessary for 5 MHz operation is at most 3.4 µs. This is not a concern when using I²C mode because the communication rate is low enough to ensure a sufficient delay between FIFO reads. #### **SELF-TEST** The ADXL345 incorporates a self-test feature that effectively tests its mechanical and electronic systems simultaneously. When the self-test function is enabled (via the SELF\_TEST bit in the DATA\_FORMAT register, Address 0x31), an electrostatic force is exerted on the mechanical sensor. This electrostatic force moves the mechanical sensing element in the same manner as acceleration, and it is additive to the acceleration experienced by the device. This added electrostatic force results in an output change in the x-, y-, and z-axes. Because the electrostatic force is proportional to Vs2, the output change varies with Vs. This effect is shown in Figure 43. The scale factors shown in Table 14 can be used to adjust the expected self-test output limits for different supply voltages, Vs. The self-test feature of the ADXL345 also exhibits a bimodal behavior. However, the limits shown in Table 1 and Table 15 to Table 18 are valid for both potential selftest values due to bimodality. Use of the self-test feature at data rates less than 100 Hz or at 1600 Hz may yield values outside these limits. Therefore, the part must be in normal power operation (LOW\_POWER bit = 0 in BW\_RATE register, Address 0x2C) and be placed into a data rate of 100 Hz through 800 Hz or 3200 Hz for the self-test function to operate correctly. Figure 43. Self-Test Output Change Limits vs. Supply Voltage Table 14. Self-Test Output Scale Factors for Different Supply Voltages, $V_S$ | Supply Voltage, V <sub>S</sub> (V) | X-Axis, Y-Axis | Z-Axis | |------------------------------------|----------------|--------| | 2.00 | 0.64 | 0.8 | | 2.50 | 1.00 | 1.00 | | 3.30 | 1.77 | 1.47 | | 3.60 | 2.11 | 1.69 | Table 15. Self-Test Output in LSB for $\pm 2$ g, 10-Bit or Full Resolution ( $T_A = 25$ °C, $V_S = 2.5$ V, $V_{DD I/O} = 1.8$ V) | Axis | Min | Max | Unit | |------|------|-----|------| | X | 50 | 540 | LSB | | Υ | -540 | -50 | LSB | | Z | 75 | 875 | LSB | Table 16. Self-Test Output in LSB for $\pm 4 g$ , 10-Bit Resolution ( $T_A = 25^{\circ}C$ , $V_S = 2.5 V$ , $V_{DD I/O} = 1.8 V$ ) | Axis | Min | Max | Unit | |------|------|-----|------| | Χ | 25 | 270 | LSB | | Υ | -270 | -25 | LSB | | Z | 38 | 438 | LSB | Table 17. Self-Test Output in LSB for $\pm 8$ g, 10-Bit Resolution ( $T_A = 25^{\circ}\text{C}$ , $V_S = 2.5 \text{ V}$ , $V_{\text{DD I/O}} = 1.8 \text{ V}$ ) | Axis | Min | Max | Unit | |------|------|-----|------| | Χ | 12 | 135 | LSB | | Υ | -135 | -12 | LSB | | Z | 19 | 219 | LSB | Table 18. Self-Test Output in LSB for $\pm 16$ g, 10-Bit Resolution ( $T_A = 25^{\circ}C$ , $V_S = 2.5$ V, $V_{DD1/O} = 1.8$ V) | | , , , | -, - , | | | |------|-------|--------|------|--| | Axis | Min | Max | Unit | | | Χ | 6 | 67 | LSB | | | Υ | -67 | -6 | LSB | | | Z | 10 | 110 | LSB | | # **REGISTER MAP** Table 19. | Addre | SS | | | | | |--------------|---------|----------------|------|-------------|-----------------------------------------------------------| | Hex | Dec | Name | Type | Reset Value | Description | | 0x00 | 0 | DEVID | R | 11100101 | Device ID | | 0x01 to 0x1C | 1 to 28 | Reserved | | | Reserved; do not access | | 0x1D | 29 | THRESH_TAP | R/W | 00000000 | Tap threshold | | 0x1E | 30 | OFSX | R/W | 00000000 | X-axis offset | | 0x1F | 31 | OFSY | R/W | 00000000 | Y-axis offset | | 0x20 | 32 | OFSZ | R/W | 00000000 | Z-axis offset | | 0x21 | 33 | DUR | R/W | 00000000 | Tap duration | | 0x22 | 34 | Latent | R/W | 00000000 | Tap latency | | 0x23 | 35 | Window | R/W | 00000000 | Tap window | | 0x24 | 36 | THRESH_ACT | R/W | 00000000 | Activity threshold | | 0x25 | 37 | THRESH_INACT | R/W | 00000000 | Inactivity threshold | | 0x26 | 38 | TIME_INACT | R/W | 00000000 | Inactivity time | | 0x27 | 39 | ACT_INACT_CTL | R/W | 00000000 | Axis enable control for activity and inactivity detection | | 0x28 | 40 | THRESH_FF | R/W | 00000000 | Free-fall threshold | | 0x29 | 41 | TIME_FF | R/W | 00000000 | Free-fall time | | 0x2A | 42 | TAP_AXES | R/W | 00000000 | Axis control for single tap/double tap | | 0x2B | 43 | ACT_TAP_STATUS | R | 00000000 | Source of single tap/double tap | | 0x2C | 44 | BW_RATE | R/W | 00001010 | Data rate and power mode control | | 0x2D | 45 | POWER_CTL | R/W | 00000000 | Power-saving features control | | 0x2E | 46 | INT_ENABLE | R/W | 00000000 | Interrupt enable control | | 0x2F | 47 | INT_MAP | R/W | 00000000 | Interrupt mapping control | | 0x30 | 48 | INT_SOURCE | R | 00000010 | Source of interrupts | | 0x31 | 49 | DATA_FORMAT | R/W | 00000000 | Data format control | | 0x32 | 50 | DATAX0 | R | 00000000 | X-Axis Data 0 | | 0x33 | 51 | DATAX1 | R | 00000000 | X-Axis Data 1 | | 0x34 | 52 | DATAY0 | R | 00000000 | Y-Axis Data 0 | | 0x35 | 53 | DATAY1 | R | 00000000 | Y-Axis Data 1 | | 0x36 | 54 | DATAZ0 | R | 00000000 | Z-Axis Data 0 | | 0x37 | 55 | DATAZ1 | R | 00000000 | Z-Axis Data 1 | | 0x38 | 56 | FIFO_CTL | R/W | 00000000 | FIFO control | | 0x39 | 57 | FIFO_STATUS | R | 00000000 | FIFO status | #### **REGISTER DEFINITIONS** #### Register 0x00—DEVID (Read Only) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | The DEVID register holds a fixed device ID code of 0xE5 (345 octal). #### Register 0x1D—THRESH\_TAP (Read/Write) The THRESH\_TAP register is eight bits and holds the threshold value for tap interrupts. The data format is unsigned, therefore, the magnitude of the tap event is compared with the value in THRESH\_TAP for normal tap detection. The scale factor is 62.5 mg/LSB (that is, 0xFF = 16 g). A value of 0 may result in undesirable behavior if single tap/double tap interrupts are enabled. # Register 0x1E, Register 0x1F, Register 0x20—OFSX, OFSY, OFSZ (Read/Write) The OFSX, OFSY, and OFSZ registers are each eight bits and offer user-set offset adjustments in twos complement format with a scale factor of 15.6 mg/LSB (that is, 0x7F = 2 g). The value stored in the offset registers is automatically added to the acceleration data, and the resulting value is stored in the output data registers. For additional information regarding offset calibration and the use of the offset registers, refer to the Offset Calibration section. #### Register 0x21—DUR (Read/Write) The DUR register is eight bits and contains an unsigned time value representing the maximum time that an event must be above the THRESH\_TAP threshold to qualify as a tap event. The scale factor is 625 $\mu s/LSB$ . A value of 0 disables the single tap/double tap functions. #### Register 0x22—Latent (Read/Write) The latent register is eight bits and contains an unsigned time value representing the wait time from the detection of a tap event to the start of the time window (defined by the window register) during which a possible second tap event can be detected. The scale factor is 1.25 ms/LSB. A value of 0 disables the double tap function. #### Register 0x23—Window (Read/Write) The window register is eight bits and contains an unsigned time value representing the amount of time after the expiration of the latency time (determined by the latent register) during which a second valid tap can begin. The scale factor is 1.25 ms/LSB. A value of 0 disables the double tap function. #### Register 0x24—THRESH\_ACT (Read/Write) The THRESH\_ACT register is eight bits and holds the threshold value for detecting activity. The data format is unsigned, so the magnitude of the activity event is compared with the value in the THRESH\_ACT register. The scale factor is 62.5 mg/LSB. A value of 0 may result in undesirable behavior if the activity interrupt is enabled. #### Register 0x25—THRESH\_INACT (Read/Write) The THRESH\_INACT register is eight bits and holds the threshold value for detecting inactivity. The data format is unsigned, so the magnitude of the inactivity event is compared with the value in the THRESH\_INACT register. The scale factor is 62.5 mg/LSB. A value of 0 may result in undesirable behavior if the inactivity interrupt is enabled. #### Register 0x26—TIME\_INACT (Read/Write) The TIME\_INACT register is eight bits and contains an unsigned time value representing the amount of time that acceleration must be less than the value in the THRESH\_INACT register for inactivity to be declared. The scale factor is 1 sec/LSB. Unlike the other interrupt functions, which use unfiltered data (see the Threshold section), the inactivity function uses filtered output data. At least one output sample must be generated for the inactivity interrupt to be triggered. This results in the function appearing unresponsive if the TIME\_INACT register is set to a value less than the time constant of the output data rate. A value of 0 results in an interrupt when the output data is less than the value in the THRESH\_INACT register. #### Register 0x27—ACT\_INACT\_CTL (Read/Write) | D7 | D6 | D5 | D4 | | | | | | | |-------------|----------------|----------------|----------------|--|--|--|--|--|--| | ACT ac/dc | ACT_X enable | ACT_Y enable | ACT_Z enable | | | | | | | | D3 | D2 | D1 | D0 | | | | | | | | INACT ac/dc | INACT_X enable | INACT_Y enable | INACT_Z enable | | | | | | | #### ACT AC/DC and INACT AC/DC Bits A setting of 0 selects dc-coupled operation, and a setting of 1 enables ac-coupled operation. In dc-coupled operation, the current acceleration magnitude is compared directly with THRESH\_ACT and THRESH\_INACT to determine whether activity or inactivity is detected. In ac-coupled operation for activity detection, the acceleration value at the start of activity detection is taken as a reference value. New samples of acceleration are then compared to this reference value, and if the magnitude of the difference exceeds the THRESH\_ACT value, the device triggers an activity interrupt. Similarly, in ac-coupled operation for inactivity detection, a reference value is used for comparison and is updated whenever the device exceeds the inactivity threshold. After the reference value is selected, the device compares the magnitude of the difference between the reference value and the current acceleration with THRESH\_INACT. If the difference is less than the value in THRESH\_INACT for the time in TIME\_INACT, the device is considered inactive and the inactivity interrupt is triggered. #### ACT\_x Enable Bits and INACT\_x Enable Bits A setting of 1 enables x-, y-, or z-axis participation in detecting activity or inactivity. A setting of 0 excludes the selected axis from participation. If all axes are excluded, the function is disabled. For activity detection, all participating axes are logically ORed, causing the activity function to trigger when any of the participating axes exceeds the threshold. For inactivity detection, all participating axes are logically ANDed, causing the inactivity function to trigger only if all participating axes are below the threshold for the specified time. #### Register 0x28—THRESH\_FF (Read/Write) The THRESH\_FF register is eight bits and holds the threshold value, in unsigned format, for free-fall detection. The acceleration on all axes is compared with the value in THRESH\_FF to determine if a free-fall event occurred. The scale factor is 62.5 mg/LSB. Note that a value of 0 mg may result in undesirable behavior if the free-fall interrupt is enabled. Values between 300 mg and 600 mg (0x05 to 0x09) are recommended. #### Register 0x29—TIME\_FF (Read/Write) The TIME\_FF register is eight bits and stores an unsigned time value representing the minimum time that the value of all axes must be less than THRESH\_FF to generate a free-fall interrupt. The scale factor is 5 ms/LSB. A value of 0 may result in undesirable behavior if the free-fall interrupt is enabled. Values between 100 ms and 350 ms (0x14 to 0x46) are recommended. #### Register 0x2A—TAP\_AXES (Read/Write) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----------|--------|--------|--------| | 0 | 0 | 0 | 0 | Suppress | TAP_X | TAP_Y | TAP_Z | | | | | | | enable | enable | enable | #### Suppress Bit Setting the suppress bit suppresses double tap detection if acceleration greater than the value in THRESH\_TAP is present between taps. See the Tap Detection section for more details. #### TAP x Enable Bits A setting of 1 in the TAP\_X enable, TAP\_Y enable, or TAP\_Z enable bit enables x-, y-, or z-axis participation in tap detection. A setting of 0 excludes the selected axis from participation in tap detection. #### Register 0x2B—ACT TAP STATUS (Read Only) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|--------|--------|--------|--------|--------|--------|--------| | 0 | ACT_X | ACT_Y | ACT_Z | Asleep | TAP_X | TAP_Y | TAP_Z | | | source | source | source | | source | source | source | #### ACT\_x Source and TAP\_x Source Bits These bits indicate the first axis involved in a tap or activity event. A setting of 1 corresponds to involvement in the event, and a setting of 0 corresponds to no involvement. When new data is available, these bits are not cleared but are overwritten by the new data. The ACT\_TAP\_STATUS register should be read before clearing the interrupt. Disabling an axis from participation clears the corresponding source bit when the next activity or single tap/double tap event occurs. #### Asleep Bit A setting of 1 in the asleep bit indicates that the part is asleep, and a setting of 0 indicates that the part is not asleep. This bit toggles only if the device is configured for auto sleep. See the AUTO\_SLEEP Bit section for more information on autosleep mode. #### Register 0x2C—BW RATE (Read/Write) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|-----------|------|----|----|----| | 0 | 0 | 0 | LOW_POWER | Rate | | | | #### LOW\_POWER Bit A setting of 0 in the LOW\_POWER bit selects normal operation, and a setting of 1 selects reduced power operation, which has somewhat higher noise (see the Power Modes section for details). #### Rate Bit These bits select the device bandwidth and output data rate (see Table 7 and Table 8 for details). The default value is 0x0A, which translates to a 100 Hz output data rate. An output data rate should be selected that is appropriate for the communication protocol and frequency selected. Selecting too high of an output data rate with a low communication speed results in samples being discarded. #### Reaister 0x2D—POWER CTL (Read/Write) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|------|------------|---------|-------|------|-----| | 0 | 0 | Link | AUTO_SLEEP | Measure | Sleep | Wake | eup | #### Link Bit A setting of 1 in the link bit with both the activity and inactivity functions enabled delays the start of the activity function until inactivity is detected. After activity is detected, inactivity detection begins, preventing the detection of activity. This bit serially links the activity and inactivity functions. When this bit is set to 0, the inactivity and activity functions are concurrent. Additional information can be found in the Link Mode section. When clearing the link bit, it is recommended that the part be placed into standby mode and then set back to measurement mode with a subsequent write. This is done to ensure that the device is properly biased if sleep mode is manually disabled; otherwise, the first few samples of data after the link bit is cleared may have additional noise, especially if the device was asleep when the bit was cleared. #### AUTO\_SLEEP Bit If the link bit is set, a setting of 1 in the AUTO\_SLEEP bit enables the auto-sleep functionality. In this mode, the ADXL345 automatically switches to sleep mode if the inactivity function is enabled and inactivity is detected (that is, when acceleration is below the THRESH\_INACT value for at least the time indicated by TIME\_INACT). If activity is also enabled, the ADXL345 automatically wakes up from sleep after detecting activity and returns to operation at the output data rate set in the BW\_RATE register. A setting of 0 in the AUTO\_SLEEP bit disables automatic switching to sleep mode. See the description of the Sleep Bit in this section for more information on sleep mode. If the link bit is not set, the AUTO\_SLEEP feature is disabled and setting the AUTO\_SLEEP bit does not have an impact on device operation. Refer to the Link Bit section or the Link Mode section for more information on utilization of the link feature. When clearing the AUTO\_SLEEP bit, it is recommended that the part be placed into standby mode and then set back to measurement mode with a subsequent write. This is done to ensure that the device is properly biased if sleep mode is manually disabled; otherwise, the first few samples of data after the AUTO\_SLEEP bit is cleared may have additional noise, especially if the device was asleep when the bit was cleared. #### **Measure Bit** A setting of 0 in the measure bit places the part into standby mode, and a setting of 1 places the part into measurement mode. The ADXL345 powers up in standby mode with minimum power consumption. #### Sleep Bit A setting of 0 in the sleep bit puts the part into the normal mode of operation, and a setting of 1 places the part into sleep mode. Sleep mode suppresses DATA\_READY, stops transmission of data to FIFO, and switches the sampling rate to one specified by the wakeup bits. In sleep mode, only the activity function can be used. When the DATA\_READY interrupt is suppressed, the output data registers (Register 0x32 to Register 0x37) are still updated at the sampling rate set by the wakeup bits (D1:D0). When clearing the sleep bit, it is recommended that the part be placed into standby mode and then set back to measurement mode with a subsequent write. This is done to ensure that the device is properly biased if sleep mode is manually disabled; otherwise, the first few samples of data after the sleep bit is cleared may have additional noise, especially if the device was asleep when the bit was cleared. #### Wakeup Bits These bits control the frequency of readings in sleep mode as described in Table 20. Table 20. Frequency of Readings in Sleep Mode | Setting | | | |---------|----|----------------| | D1 | D0 | Frequency (Hz) | | 0 | 0 | 8 | | 0 | 1 | 4 | | 1 | 0 | 2 | | 1 | 1 | 1 | #### Register 0x2E—INT\_ENABLE (Read/Write) | D7 | D6 | D5 | D4 | |------------|------------|------------|----------| | DATA_READY | SINGLE_TAP | DOUBLE_TAP | Activity | | D3 | D2 | D1 | D0 | | Inactivity | FREE_FALL | Watermark | Overrun | Setting bits in this register to a value of 1 enables their respective functions to generate interrupts, whereas a value of 0 prevents the functions from generating interrupts. The DATA\_READY, watermark, and overrun bits enable only the interrupt output; the functions are always enabled. It is recommended that interrupts be configured before enabling their outputs. ### Register 0x2F—INT\_MAP $(R/\overline{W})$ | D7 | D6 | D5 | D4 | |------------|------------|------------|----------| | DATA_READY | SINGLE_TAP | DOUBLE_TAP | Activity | | D3 | D2 | D1 | D0 | | Inactivity | FREE_FALL | Watermark | Overrun | Any bits set to 0 in this register send their respective interrupts to the INT1 pin, whereas bits set to 1 send their respective interrupts to the INT2 pin. All selected interrupts for a given pin are ORed. #### Register 0x30—INT SOURCE (Read Only) | D7 | D6 | D5 | D4 | |------------|------------|------------|----------| | DATA_READY | SINGLE_TAP | DOUBLE_TAP | Activity | | D3 | D2 | D1 | D0 | | Inactivity | FREE_FALL | Watermark | Overrun | Bits set to 1 in this register indicate that their respective functions have triggered an event, whereas a value of 0 indicates that the corresponding event has not occurred. The DATA\_READY, watermark, and overrun bits are always set if the corresponding events occur, regardless of the INT\_ENABLE register settings, and are cleared by reading data from the DATAX, DATAY, and DATAZ registers. The DATA\_READY and watermark bits may require multiple reads, as indicated in the FIFO mode descriptions in the FIFO section. Other bits, and the corresponding interrupts, are cleared by reading the INT\_SOURCE register. #### Register 0x31—DATA FORMAT (Read/Write) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|-----|------------|----|----------|---------|-----|-----| | SELF_TEST | SPI | INT_INVERT | 0 | FULL_RES | Justify | Rar | nge | The DATA\_FORMAT register controls the presentation of data to Register 0x32 through Register 0x37. All data, except that for the $\pm 16$ g range, must be clipped to avoid rollover. #### **SELF TEST Bit** A setting of 1 in the SELF\_TEST bit applies a self-test force to the sensor, causing a shift in the output data. A value of 0 disables the self-test force. #### **SPI Bit** A value of 1 in the SPI bit sets the device to 3-wire SPI mode, and a value of 0 sets the device to 4-wire SPI mode. #### **INT INVERT Bit** A value of 0 in the INT\_INVERT bit sets the interrupts to active high, and a value of 1 sets the interrupts to active low. #### FULL\_RES Bit When this bit is set to a value of 1, the device is in full resolution mode, where the output resolution increases with the *g* range set by the range bits to maintain a 4 mg/LSB scale factor. When the FULL\_RES bit is set to 0, the device is in 10-bit mode, and the range bits determine the maximum *g* range and scale factor. #### **Justify Bit** A setting of 1 in the justify bit selects left-justified (MSB) mode, and a setting of 0 selects right-justified mode with sign extension. #### **Range Bits** These bits set the *g* range as described in Table 21. Table 21. g Range Setting | Setting | | | |---------|----|----------------------------| | D1 | D0 | <i>g</i> Range | | 0 | 0 | ±2 g | | 0 | 1 | ±4 g | | 1 | 0 | ±4 <i>g</i><br>±8 <i>g</i> | | 1 | 1 | ±16 g | # Register 0x32 to Register 0x37—DATAX0, DATAX1, DATAY0, DATAY1, DATAZ0, DATAZ1 (Read Only) These six bytes (Register 0x32 to Register 0x37) are eight bits each and hold the output data for each axis. Register 0x32 and Register 0x33 hold the output data for the x-axis, Register 0x34 and Register 0x35 hold the output data for the y-axis, and Register 0x36 and Register 0x37 hold the output data for the z-axis. The output data is twos complement, with DATAx0 as the least significant byte and DATAx1 as the most significant byte, where x represent X, Y, or Z. The DATA\_FORMAT register (Address 0x31) controls the format of the data. It is recommended that a multiple-byte read of all registers be performed to prevent a change in data between reads of sequential registers. Register 0x38—FIFO\_CTL (Read/Write) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|-----|---------|----|----|--------|----|----| | FIFO_M | ODE | Trigger | | 9 | Sample | S | | #### FIFO\_MODE Bits These bits set the FIFO mode, as described in Table 22. **Table 22. FIFO Modes** | Setting | | | | |---------|----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D7 | D6 | Mode | Function | | 0 | 0 | Bypass | FIFO is bypassed. | | 0 | 1 | FIFO | FIFO collects up to 32 values and then stops collecting data, collecting new data only when FIFO is not full. | | 1 | 0 | Stream | FIFO holds the last 32 data values. When FIFO is full, the oldest data is overwritten with newer data. | | 1 | 1 | Trigger | When triggered by the trigger bit, FIFO holds the last data samples before the trigger event and then continues to collect data until full. New data is collected only when FIFO is not full. | #### **Trigger Bit** A value of 0 in the trigger bit links the trigger event of trigger mode to INT1, and a value of 1 links the trigger event to INT2. #### **Samples Bits** The function of these bits depends on the FIFO mode selected (see Table 23). Entering a value of 0 in the samples bits immediately sets the watermark status bit in the INT\_SOURCE register, regardless of which FIFO mode is selected. Undesirable operation may occur if a value of 0 is used for the samples bits when trigger mode is used. **Table 23. Samples Bits Functions** | | - | |-----------|-----------------------------------------------------------------------------------------| | FIFO Mode | Samples Bits Function | | Bypass | None. | | FIFO | Specifies how many FIFO entries are needed to trigger a watermark interrupt. | | Stream | Specifies how many FIFO entries are needed to trigger a watermark interrupt. | | Trigger | Specifies how many FIFO samples are retained in the FIFO buffer before a trigger event. | Register 0x39—FIFO\_STATUS (Read Only) | 3.000 | | | | | ,, | | | |-----------|----|----|----|-----|------|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FIFO_TRIG | 0 | | | Ent | ries | | | #### FIFO TRIG Bit A 1 in the FIFO\_TRIG bit corresponds to a trigger event occurring, and a 0 means that a FIFO trigger event has not occurred. #### **Entries Bits** These bits report how many data values are stored in FIFO. Access to collect the data from FIFO is provided through the DATAX, DATAY, and DATAZ registers. FIFO reads must be done in burst or multiple-byte mode because each FIFO level is cleared after any read (single- or multiple-byte) of FIFO. FIFO stores a maximum of 32 entries, which equates to a maximum of 33 entries available at any given time because an additional entry is available at the output filter of the device. ### APPLICATIONS INFORMATION #### POWER SUPPLY DECOUPLING A 1 $\mu F$ tantalum capacitor ( $C_s$ ) at $V_s$ and a 0.1 $\mu F$ ceramic capacitor ( $C_{\text{I/O}}$ ) at $V_{\text{DD I/O}}$ placed close to the ADXL345 supply pins is recommended to adequately decouple the accelerometer from noise on the power supply. If additional decoupling is necessary, a resistor or ferrite bead, no larger than 100 $\Omega_s$ , in series with $V_s$ may be helpful. Additionally, increasing the bypass capacitance on $V_s$ to a 10 $\mu F$ tantalum capacitor in parallel with a 0.1 $\mu F$ ceramic capacitor may also improve noise. Care should be taken to ensure that the connection from the ADXL345 ground to the power supply ground has low impedance because noise transmitted through ground has an effect similar to noise transmitted through $V_{\rm S}$ . It is recommended that $V_{\rm S}$ and $V_{\rm DD\,I/O}$ be separate supplies to minimize digital clocking noise on the $V_{\rm S}$ supply. If this is not possible, additional filtering of the supplies, as previously mentioned, may be necessary. Figure 44. Application Diagram #### **MECHANICAL CONSIDERATIONS FOR MOUNTING** The ADXL345 should be mounted on the PCB in a location close to a hard mounting point of the PCB to the case. Mounting the ADXL345 at an unsupported PCB location, as shown in Figure 45, may result in large, apparent measurement errors due to undampened PCB vibration. Locating the accelerometer near a hard mounting point ensures that any PCB vibration at the accelerometer is above the accelerometer's mechanical sensor resonant frequency and, therefore, effectively invisible to the accelerometer. Multiple mounting points, close to the sensor, and/or a thicker PCB also help to reduce the effect of system resonance on the performance of the sensor. Figure 45. Incorrectly Placed Accelerometers #### **TAP DETECTION** The tap interrupt function is capable of detecting either single or double taps. The following parameters are shown in Figure 46 for a valid single and valid double tap event: - The tap detection threshold is defined by the THRESH\_TAP register (Address 0x1D). - The maximum tap duration time is defined by the DUR register (Address 0x21). - The tap latency time is defined by the latent register (Address 0x22) and is the waiting period from the end of the first tap until the start of the time window, when a second tap can be detected, which is determined by the value in the window register (Address 0x23). - The interval after the latency time (set by the latent register) is defined by the window register. Although a second tap must begin after the latency time has expired, it need not finish before the end of the time defined by the window register. Figure 46. Tap Interrupt Function with Valid Single and Double Taps If only the single tap function is in use, the single tap interrupt is triggered when the acceleration goes below the threshold, as long as DUR has not been exceeded. If both single and double tap functions are in use, the single tap interrupt is triggered when the double tap event has been either validated or invalidated. Several events can occur to invalidate the second tap of a double tap event. First, if the suppress bit in the TAP\_AXES register (Address 0x2A) is set, any acceleration spike above the threshold during the latency time (set by the latent register) invalidates the double tap detection, as shown in Figure 47. Figure 47. Double Tap Event Invalid Due to High g Event When the Suppress Bit Is Set A double tap event can also be invalidated if acceleration above the threshold is detected at the start of the time window for the second tap (set by the window register). This results in an invalid double tap at the start of this window, as shown in Figure 48. Additionally, a double tap event can be invalidated if an acceleration exceeds the time limit for taps (set by the DUR register), resulting in an invalid double tap at the end of the DUR time limit for the second tap event, also shown in Figure 48. Figure 48. Tap Interrupt Function with Invalid Double Taps Single taps, double taps, or both can be detected by setting the respective bits in the INT\_ENABLE register (Address 0x2E). Control over participation of each of the three axes in single tap/ double tap detection is exerted by setting the appropriate bits in the TAP\_AXES register (Address 0x2A). For the double tap function to operate, both the latent and window registers must be set to a nonzero value. Every mechanical system has somewhat different single tap/double tap responses based on the mechanical characteristics of the system. Therefore, some experimentation with values for the DUR, latent, window, and THRESH\_TAP registers is required. In general, a good starting point is to set the DUR register to a value greater than 0x10 (10 ms), the latent register to a value greater than 0x10 (20 ms), the window register to a value greater than 0x40 (80 ms), and the THRESH\_TAP register to a value greater than 0x30 (3 g). Setting a very low value in the latent, window, or THRESH\_TAP register may result in an unpredictable response due to the accelerometer picking up echoes of the tap inputs. After a tap interrupt has been received, the first axis to exceed the THRESH\_TAP level is reported in the ACT\_TAP\_STATUS register (Address 0x2B). This register is never cleared but is overwritten with new data. #### **THRESHOLD** The lower output data rates are achieved by decimating a common sampling frequency inside the device. The activity, free-fall, and single tap/double tap detection functions without improved tap enabled are performed using undecimated data. Because the bandwidth of the output data varies with the data rate and is lower than the bandwidth of the undecimated data, the high frequency and high *g* data that is used to determine activity, free-fall, and single tap/double tap events may not be present if the output of the accelerometer is examined. This may result in functions triggering when acceleration data does not appear to meet the conditions set by the user for the corresponding function. #### **LINK MODE** The function of the link bit is to reduce the number of activity interrupts that the processor must service by setting the device to look for activity only after inactivity. For proper operation of this feature, the processor must still respond to the activity and inactivity interrupts by reading the INT\_SOURCE register (Address 0x30) and, therefore, clearing the interrupts. If an activity interrupt is not cleared, the part cannot go into autosleep mode. The asleep bit in the ACT\_TAP\_STATUS register (Address 0x2B) indicates if the part is asleep. #### SLEEP MODE VS. LOW POWER MODE In applications where a low data rate and low power consumption is desired (at the expense of noise performance), it is recommended that low power mode be used. The use of low power mode preserves the functionality of the DATA\_READY interrupt and the FIFO for postprocessing of the acceleration data. Sleep mode, while offering a low data rate and power consumption, is not intended for data acquisition. However, when sleep mode is used in conjunction with the AUTO\_SLEEP mode and the link mode, the part can automatically switch to a low power, low sampling rate mode when inactivity is detected. To prevent the generation of redundant inactivity interrupts, the inactivity interrupt is automatically disabled and activity is enabled. When the ADXL345 is in sleep mode, the host processor can also be placed into sleep mode or low power mode to save significant system power. When activity is detected, the accelerometer automatically switches back to the original data rate of the application and provides an activity interrupt that can be used to wake up the host processor. Similar to when inactivity occurs, detection of activity events is disabled and inactivity is enabled. #### **OFFSET CALIBRATION** Accelerometers are mechanical structures containing elements that are free to move. These moving parts can be very sensitive to mechanical stresses, much more so than solid-state electronics. The 0 g bias or offset is an important accelerometer metric because it defines the baseline for measuring acceleration. Additional stresses can be applied during assembly of a system containing an accelerometer. These stresses can come from, but are not limited to, component soldering, board stress during mounting, and application of any compounds on or over the component. If calibration is deemed necessary, it is recommended that calibration be performed after system assembly to compensate for these effects. A simple method of calibration is to measure the offset while assuming that the sensitivity of the ADXL345 is as specified in Table 1. The offset can then be automatically accounted for by using the built-in offset registers. This results in the data acquired from the DATA registers already compensating for any offset. In a no-turn or single-point calibration scheme, the part is oriented such that one axis, typically the z-axis, is in the 1 g field of gravity and the remaining axes, typically the x- and y-axis, are in a 0 g field. The output is then measured by taking the average of a series of samples. The number of samples averaged is a choice of the system designer, but a recommended starting point is 0.1 sec worth of data for data rates of 100 Hz or greater. This corresponds to 10 samples at the 100 Hz data rate. For data rates less than 100 Hz, it is recommended that at least 10 samples be averaged together. These values are stored as $X_{0g}$ , $Y_{0g}$ , and $Z_{+1g}$ for the 0 g measurements on the x- and y-axis and the 1 g measurement on the z-axis, respectively. The values measured for $X_{0g}$ and $Y_{0g}$ correspond to the x- and y-axis offset, and compensation is done by subtracting those values from the output of the accelerometer to obtain the actual acceleration: $$X_{ACTUAL} = X_{MEAS} - X_{0g}$$ $Y_{ACTUAL} = Y_{MEAS} - Y_{0g}$ Because the z-axis measurement was done in a +1 g field, a no-turn or single-point calibration scheme assumes an ideal sensitivity, $S_Z$ for the z-axis. This is subtracted from $Z_{+1g}$ to attain the z-axis offset, which is then subtracted from future measured values to obtain the actual value: $$Z_{0g} = Z_{+1g} - S_Z$$ $Z_{ACTUAL} = Z_{MEAS} - Z_{0g}$ The ADXL345 can automatically compensate the output for offset by using the offset registers (Register 0x1E, Register 0x1F, and Register 0x20). These registers contain an 8-bit, twos complement value that is automatically added to all measured acceleration values, and the result is then placed into the DATA registers. Because the value placed in an offset register is additive, a negative value is placed into the register to eliminate a positive offset and vice versa for a negative offset. The register has a scale factor of 15.6 mg/LSB and is independent of the selected g-range. As an example, assume that the ADXL345 is placed into full-resolution mode with a sensitivity of typically 256 LSB/g. The part is oriented such that the z-axis is in the field of gravity and x-, y-, and z-axis outputs are measured as +10 LSB, -13 LSB, and +9 LSB, respectively. Using the previous equations, $X_{0g}$ is +10 LSB, $Y_{0g}$ is -13 LSB, and $Z_{0g}$ is +9 LSB. Each LSB of output in full-resolution is 3.9 mg or one-quarter of an LSB of the offset register. Because the offset register is additive, the 0 g values are negated and rounded to the nearest LSB of the offset register: $$X_{OFFSET} = -Round(10/4) = -3 \text{ LSB}$$ $Y_{OFFSET} = -Round(-13/4) = 3 \text{ LSB}$ $Z_{OFFSET} = -Round(9/4) = -2 \text{ LSB}$ These values are programmed into the OFSX, OFSY, and OFXZ registers, respectively, as 0xFD, 0x03 and 0xFE. As with all registers in the ADXL345, the offset registers do not retain the value written into them when power is removed from the part. Power-cycling the ADXL345 returns the offset registers to their default value of 0x00. Because the no-turn or single-point calibration method assumes an ideal sensitivity in the z-axis, any error in the sensitivity results in offset error. For instance, if the actual sensitivity was 250 LSB/g in the previous example, the offset would be 15 LSB, not 9 LSB. To help minimize this error, an additional measurement point can be used with the z-axis in a 0 g field and the 0 g measurement can be used in the $Z_{\rm ACTUAL}$ equation. #### **USING SELF-TEST** The self-test change is defined as the difference between the acceleration output of an axis with self-test enabled and the acceleration output of the same axis with self-test disabled (see Endnote 4 of Table 1). This definition assumes that the sensor does not move between these two measurements, because if the sensor moves, a non–self-test related shift corrupts the test. Proper configuration of the ADXL345 is also necessary for an accurate self-test measurement. The part should be set with a data rate of 100 Hz through 800 Hz, or 3200 Hz. This is done by ensuring that a value of 0x0A through 0x0D, or 0x0F is written into the rate bits (Bit D3 through Bit D0) in the BW\_RATE register (Address 0x2C). The part also must be placed into normal power operation by ensuring the LOW\_POWER bit in the BW\_RATE register is cleared (LOW\_POWER bit = 0) for accurate self-test measurements. It is recommended that the part be set to full-resolution, 16 g mode to ensure that there is sufficient dynamic range for the entire self-test shift. This is done by setting Bit D3 of the DATA\_FORMAT register (Address 0x31) and writing a value of 0x03 to the range bits (Bit D1 and Bit D0) of the DATA\_FORMAT register (Address 0x31). This results in a high dynamic range for measurement and a 3.9 mg/LSB scale factor. After the part is configured for accurate self-test measurement, several samples of x-, y-, and z-axis acceleration data should be retrieved from the sensor and averaged together. The number of samples averaged is a choice of the system designer, but a recommended starting point is 0.1 sec worth of data for data rates of 100 Hz or greater. This corresponds to 10 samples at the 100 Hz data rate. For data rates less than 100 Hz, it is recommended that at least 10 samples be averaged together. The averaged values should be stored and labeled appropriately as the self-test disabled data, that is, X<sub>ST\_OFF</sub>, Y<sub>ST\_OFF</sub>, and Z<sub>ST\_OFF</sub>. Next, self-test should be enabled by setting Bit D7 (SELF\_TEST) of the DATA\_FORMAT register (Address 0x31). The output needs some time (about four samples) to settle after enabling self-test. After allowing the output to settle, several samples of the x-, y-, and z-axis acceleration data should be taken again and averaged. It is recommended that the same number of samples be taken for this average as was previously taken. These averaged values should again be stored and labeled appropriately as the value with self-test enabled, that is, $X_{ST\_ON}$ , $Y_{ST\_ON}$ , and $Z_{ST\_ON}$ . Self-test can then be disabled by clearing Bit D7 (SELF\_TEST) of the DATA\_FORMAT register (Address 0x31). With the stored values for self-test enabled and disabled, the self-test change is as follows: $$X_{ST} = X_{ST\_ON} - X_{ST\_OFF}$$ $Y_{ST} = Y_{ST\_ON} - Y_{ST\_OFF}$ $Z_{ST} = Z_{ST\_ON} - Z_{ST\_OFF}$ Because the measured output for each axis is expressed in LSBs, X<sub>ST</sub>, Y<sub>ST</sub>, and Z<sub>ST</sub> are also expressed in LSBs. These values can be converted to g's of acceleration by multiplying each value by the 3.9 mg/LSB scale factor, if configured for full-resolution mode. Additionally, Table 15 through Table 18 correspond to the self-test range converted to LSBs and can be compared with the measured self-test change when operating at a V<sub>S</sub> of 2.5 V. For other voltages, the minimum and maximum self-test output values should be adjusted based on (multiplied by) the scale factors shown in Table 14. If the part was placed into $\pm 2 g$ , 10-bit or full-resolution mode, the values listed in Table 15 should be used. Although the fixed 10-bit mode or a range other than 16 g can be used, a different set of values, as indicated in Table 16 through Table 18, would need to be used. Using a range below 8 g may result in insufficient dynamic range and should be considered when selecting the range of operation for measuring self-test. If the self-test change is within the valid range, the test is considered successful. Generally, a part is considered to pass if the minimum magnitude of change is achieved. However, a part that changes by more than the maximum magnitude is not necessarily a failure. Another effective method for using the self-test to verify accelerometer functionality is to toggle the self test at a certain rate and then perform an FFT on the output. The FFT should have a corresponding tone at the frequency the self-test was toggled. Using an FFT like this removes the dependency of the test on supply voltage and on self-test magnitude, which can vary within a rather wide range. #### **DATA FORMATTING OF UPPER DATA RATES** Formatting of output data at the 3200 Hz and 1600 Hz output data rates changes depending on the mode of operation (full-resolution or fixed 10-bit) and the selected output range. When using the 3200 Hz or 1600 Hz output data rates in full-resolution or $\pm 2$ g, 10-bit operation, the LSB of the output dataword is always 0. When data is right justified, this corresponds to Bit D0 of the DATAx0 register, as shown in Figure 49. When data is left justified and the part is operating in $\pm 2$ g, 10-bit mode, the LSB of the output data-word is Bit D6 of the DATAx0 register. In full-resolution operation when data is left justified, the location of the LSB changes according to the selected output range. For a range of $\pm 2$ g, the LSB is Bit D6 of the DATAx0 register; for $\pm 4$ g, Bit D5 of the DATAx0 register; for $\pm 8$ g, Bit D4 of the DATAx0 register; and for $\pm 16$ g, Bit D3 of the DATAx0 register. This is shown in Figure 50. The use of 3200 Hz and 1600 Hz output data rates for fixed 10-bit operation in the $\pm 4$ g, $\pm 8$ g, and $\pm 16$ g output ranges provides an LSB that is valid and that changes according to the applied acceleration. Therefore, in these modes of operation, Bit D0 is not always 0 when output data is right justified and Bit D6 is not always 0 when output data is left justified. Operation at any data rate of 800 Hz or lower also provides a valid LSB in all ranges and modes that changes according to the applied acceleration. Figure 49. Data Formatting of Full-Resolution and $\pm 2$ g, 10-Bit Modes of Operation When Output Data Is Right Justified Figure 50. Data Formatting of Full-Resolution and $\pm 2$ g, 10-Bit Modes of Operation When Output Data Is Left Justified #### **NOISE PERFORMANCE** The specification of noise shown in Table 1 corresponds to the typical noise performance of the ADXL345 in normal power operation with an output data rate of 100 Hz (LOW\_POWER bit (D4) = 0, rate bits (D3:D0) = 0xA in the BW\_RATE register, Address 0x2C). For normal power operation at data rates below 100 Hz, the noise of the ADXL345 is equivalent to the noise at 100 Hz ODR in LSBs. For data rates greater than 100 Hz, the noise increases roughly by a factor of $\sqrt{2}$ per doubling of the data rate. For example, at 400 Hz ODR, the noise on the x- and y-axes is typically less than 1.5 LSB rms, and the noise on the z-axis is typically less than 2.2 LSB rms. For low power operation (LOW\_POWER bit (D4) = 1 in the BW\_RATE register, Address 0x2C), the noise of the ADXL345 is constant for all valid data rates shown in Table 8. This value is typically less than 1.8 LSB rms for the x- and y-axes and typically less than 2.6LSB rms for the z-axis. The trend of noise performance for both normal power and low power modes of operation of the ADXL345 is shown in Figure 51. Figure 52 shows the typical Allan deviation for the ADXL345. The 1/f corner of the device, as shown in this figure, is very low, allowing absolute resolution of approximately 100 $\mu$ g (assuming that there is sufficient integration time). Figure 52 also shows that the noise density is 290 $\mu$ g/ $\nu$ Hz for the x-axis and y-axis and 430 $\mu$ g/ $\nu$ Hz for the z-axis. Figure 53 shows the typical noise performance trend of the ADXL345 over supply voltage. The performance is normalized to the tested and specified supply voltage, $V_S = 2.5$ V. In general, noise decreases as supply voltage is increased. It should be noted, as shown in Figure 51, that the noise on the z-axis is typically higher than on the x-axis and y-axis; therefore, while they change roughly the same in percentage over supply voltage, the magnitude of change on the z-axis is greater than the magnitude of change on the x-axis and y-axis. Figure 51. Noise vs. Output Data Rate for Normal and Low Power Modes, Full-Resolution (256 LSB/g) Figure 52. Root Allan Deviation Figure 53. Normalized Noise vs. Supply Voltage, V<sub>S</sub> #### **OPERATION AT VOLTAGES OTHER THAN 2.5 V** The ADXL345 is tested and specified at a supply voltage of $V_S = 2.5$ V; however, it can be powered with $V_S$ as high as 3.6 V or as low as 2.0 V. Some performance parameters change as the supply voltage changes: offset, sensitivity, noise, self-test, and supply current. Due to slight changes in the electrostatic forces as supply voltage is varied, the offset and sensitivity change slightly. When operating at a supply voltage of $V_S = 3.3$ V, the x- and y-axis offset is typically 25 mg higher than at $V_S = 2.5$ V operation. The z-axis is typically 20 mg lower when operating at a supply voltage of 3.3 V than when operating at $V_S = 2.5$ V. Sensitivity on the x- and y-axes typically shifts from a nominal 256 LSB/g (full-resolution or $\pm 2$ g, 10-bit operation) at $V_S = 2.5$ V operation to 265 LSB/g when operating with a supply voltage of 3.3 V. The z-axis sensitivity is unaffected by a change in supply voltage and is the same at $V_S = 3.3$ V operation as it is at $V_S = 2.5$ V operation. Simple linear interpolation can be used to determine typical shifts in offset and sensitivity at other supply voltages. Changes in noise performance, self-test response, and supply current are discussed elsewhere throughout the data sheet. For noise performance, the Noise Performance section should be reviewed. The Using Self-Test section discusses both the operation of self-test over voltage, a square relationship with supply voltage, as well as the conversion of the self-test response in *g*'s to LSBs. Finally, Figure 33 shows the impact of supply voltage on typical current consumption at a 100 Hz output data rate, with all other output data rates following the same trend. #### **OFFSET PERFORMANCE AT LOWEST DATA RATES** The ADXL345 offers a large number of output data rates and bandwidths, designed for a large range of applications. However, at the lowest data rates, described as those data rates below 6.25 Hz, the offset performance over temperature can vary significantly from the remaining data rates. Figure 54, Figure 55, and Figure 56 show the typical offset performance of the ADXL345 over temperature for the data rates of 6.25 Hz and lower. All plots are normalized to the offset at 100 Hz output data rate; therefore, a nonzero value corresponds to additional offset shift due to temperature for that data rate. When using the lowest data rates, it is recommended that the operating temperature range of the device be limited to provide minimal offset shift across the operating temperature range. Due to variability between parts, it is also recommended that calibration over temperature be performed if any data rates below 6.25 Hz are in use. Figure 54. Typical X-Axis Output vs. Temperature at Lower Data Rates, Normalized to 100 Hz Output Data Rate, $V_s = 2.5 \text{ V}$ Figure 55. Typical Y-Axis Output vs. Temperature at Lower Data Rates, Normalized to 100 Hz Output Data Rate, $V_S = 2.5 \text{ V}$ Figure 56. Typical Z-Axis Output vs. Temperature at Lower Data Rates, Normalized to 100 Hz Output Data Rate, $V_s = 2.5 \text{ V}$ #### **AXES OF ACCELERATION SENSITIVITY** $Figure \ 57. \ Axes \ of \ Acceleration \ Sensitivity \ (Corresponding \ Output \ Voltage \ Increases \ When \ Accelerated \ Along \ the \ Sensitive \ Axis)$ Figure 58. Output Response vs. Orientation to Gravity #### **LAYOUT AND DESIGN RECOMMENDATIONS** Figure 59 shows the recommended printed wiring board land pattern. Figure 60and Table 24 provide details about the recommended soldering profile. Figure 59. Recommended Printed Wiring Board Land Pattern (Dimensions shown in millimeters) Figure 60. Recommended Soldering Profile Table 24. Recommended Soldering Profile<sup>1,2</sup> | | Co | Condition | | | |---------------------------------------------------------------------------------------------------|-------------------|-------------------|--|--| | Profile Feature | Sn63/Pb37 | Pb-Free | | | | Average Ramp Rate from Liquid Temperature (T <sub>L</sub> ) to Peak Temperature (T <sub>P</sub> ) | 3°C/sec maximum | 3°C/sec maximum | | | | Preheat | | | | | | Minimum Temperature (T <sub>SMIN</sub> ) | 100°C | 150°C | | | | Maximum Temperature (T <sub>SMAX</sub> ) | 150°C | 200°C | | | | Time from T <sub>SMIN</sub> to T <sub>SMAX</sub> (t <sub>s</sub> ) | 60 sec to 120 sec | 60 sec to 180 sec | | | | T <sub>SMAX</sub> to T <sub>L</sub> Ramp-Up Rate | 3°C/sec maximum | 3°C/sec maximum | | | | Liquid Temperature (T <sub>L</sub> ) | 183°C | 217°C | | | | Time Maintained Above $T_L(t_L)$ | 60 sec to 150 sec | 60 sec to 150 sec | | | | Peak Temperature (T <sub>P</sub> ) | 240 + 0/-5°C | 260 + 0/-5°C | | | | Time of Actual $T_P - 5$ °C ( $t_P$ ) | 10 sec to 30 sec | 20 sec to 40 sec | | | | Ramp-Down Rate | 6°C/sec maximum | 6°C/sec maximum | | | | Time 25°C to Peak Temperature | 6 minutes maximum | 8 minutes maximum | | | <sup>&</sup>lt;sup>1</sup> Based on JEDEC Standard J-STD-020D.1. <sup>&</sup>lt;sup>2</sup> For best results, the soldering profile should be in accordance with the recommendations of the manufacturer of the solder paste used. # **OUTLINE DIMENSIONS** Figure 61. 14-Terminal Land Grid Array [LGA] (CC-14-1) Solder Terminations Finish Is Au over Ni Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Measurement<br>Range (g) | Specified<br>Voltage (V) | Temperature Range | Package Description | Package<br>Option | |--------------------|--------------------------|--------------------------|-------------------|---------------------------------------------------------------------------------|-------------------| | ADXL345BCCZ | ±2, ±4, ±8, ±16 | 2.5 | -40°C to +85°C | 14-Terminal Land Grid Array [LGA] | CC-14-1 | | ADXL345BCCZ-RL | ±2, ±4, ±8, ±16 | 2.5 | -40°C to +85°C | 14-Terminal Land Grid Array [LGA] | CC-14-1 | | ADXL345BCCZ-RL7 | ±2, ±4, ±8, ±16 | 2.5 | -40°C to +85°C | 14-Terminal Land Grid Array [LGA] | CC-14-1 | | EVAL-ADXL345Z | | | | Evaluation Board | | | EVAL-ADXL345Z-DB | | | | Evaluation Board | | | EVAL-ADXL345Z-M | | | | Analog Devices Inertial Sensor Evaluation<br>System, Includes ADXL345 Satellite | | | EVAL-ADXL345Z-S | | | | ADXL345 Satellite, Standalone | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. # NOTES # NOTES # **NOTES** $I^2C\ refers\ to\ a\ communications\ protocol\ originally\ developed\ by\ Philips\ Semiconductors\ (now\ NXP\ Semiconductors).$ Analog Devices offers specific products designated for automotive applications; please consult your local Analog Devices sales representative for details. Standard products sold by Analog Devices are not designed, intended, or approved for use in life support, implantable medical devices, transportation, nuclear, safety, or other equipment where malfunction of the product can reasonably be expected to result in personal injury, death, severe property damage, or severe environmental harm. Buyer uses or sells standard products for use in the above critical applications at Buyer's own risk and Buyer agrees to defend, indemnify, and hold harmless Analog Devices from any and all damages, claims, suits, or expenses resulting from such unintended use. ©2009–2015 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07925-0-6/15(E) www.analog.com